CINXE.COM
DDR5 SDRAM - Wikipedia
<!DOCTYPE html> <html class="client-nojs vector-feature-language-in-header-enabled vector-feature-language-in-main-page-header-disabled vector-feature-sticky-header-disabled vector-feature-page-tools-pinned-disabled vector-feature-toc-pinned-clientpref-1 vector-feature-main-menu-pinned-disabled vector-feature-limited-width-clientpref-1 vector-feature-limited-width-content-enabled vector-feature-custom-font-size-clientpref-1 vector-feature-appearance-pinned-clientpref-1 vector-feature-night-mode-enabled skin-theme-clientpref-day vector-toc-available" lang="en" dir="ltr"> <head> <meta charset="UTF-8"> <title>DDR5 SDRAM - Wikipedia</title> <script>(function(){var className="client-js vector-feature-language-in-header-enabled vector-feature-language-in-main-page-header-disabled vector-feature-sticky-header-disabled vector-feature-page-tools-pinned-disabled vector-feature-toc-pinned-clientpref-1 vector-feature-main-menu-pinned-disabled vector-feature-limited-width-clientpref-1 vector-feature-limited-width-content-enabled vector-feature-custom-font-size-clientpref-1 vector-feature-appearance-pinned-clientpref-1 vector-feature-night-mode-enabled skin-theme-clientpref-day vector-toc-available";var cookie=document.cookie.match(/(?:^|; )enwikimwclientpreferences=([^;]+)/);if(cookie){cookie[1].split('%2C').forEach(function(pref){className=className.replace(new RegExp('(^| )'+pref.replace(/-clientpref-\w+$|[^\w-]+/g,'')+'-clientpref-\\w+( |$)'),'$1'+pref+'$2');});}document.documentElement.className=className;}());RLCONF={"wgBreakFrames":false,"wgSeparatorTransformTable":["",""],"wgDigitTransformTable":["",""],"wgDefaultDateFormat":"dmy", "wgMonthNames":["","January","February","March","April","May","June","July","August","September","October","November","December"],"wgRequestId":"51b90beb-f614-43d9-b5fb-90a5f03d9a28","wgCanonicalNamespace":"","wgCanonicalSpecialPageName":false,"wgNamespaceNumber":0,"wgPageName":"DDR5_SDRAM","wgTitle":"DDR5 SDRAM","wgCurRevisionId":1256348112,"wgRevisionId":1256348112,"wgArticleId":43491772,"wgIsArticle":true,"wgIsRedirect":false,"wgAction":"view","wgUserName":null,"wgUserGroups":["*"],"wgCategories":["All articles with dead external links","Articles with dead external links from May 2024","Articles with short description","Short description is different from Wikidata","Use mdy dates from December 2022","SDRAM"],"wgPageViewLanguage":"en","wgPageContentLanguage":"en","wgPageContentModel":"wikitext","wgRelevantPageName":"DDR5_SDRAM","wgRelevantArticleId":43491772,"wgIsProbablyEditable":true,"wgRelevantPageIsProbablyEditable":true,"wgRestrictionEdit":[],"wgRestrictionMove":[], "wgRedirectedFrom":"DDR5","wgNoticeProject":"wikipedia","wgCiteReferencePreviewsActive":false,"wgFlaggedRevsParams":{"tags":{"status":{"levels":1}}},"wgMediaViewerOnClick":true,"wgMediaViewerEnabledByDefault":true,"wgPopupsFlags":0,"wgVisualEditor":{"pageLanguageCode":"en","pageLanguageDir":"ltr","pageVariantFallbacks":"en"},"wgMFDisplayWikibaseDescriptions":{"search":true,"watchlist":true,"tagline":false,"nearby":true},"wgWMESchemaEditAttemptStepOversample":false,"wgWMEPageLength":20000,"wgInternalRedirectTargetUrl":"/wiki/DDR5_SDRAM","wgRelatedArticlesCompat":[],"wgCentralAuthMobileDomain":false,"wgEditSubmitButtonLabelPublish":true,"wgULSPosition":"interlanguage","wgULSisCompactLinksEnabled":false,"wgVector2022LanguageInHeader":true,"wgULSisLanguageSelectorEmpty":false,"wgWikibaseItemId":"Q28444653","wgCheckUserClientHintsHeadersJsApi":["brands","architecture","bitness","fullVersionList","mobile","model","platform","platformVersion"],"GEHomepageSuggestedEditsEnableTopics":true, "wgGETopicsMatchModeEnabled":false,"wgGEStructuredTaskRejectionReasonTextInputEnabled":false,"wgGELevelingUpEnabledForUser":false};RLSTATE={"ext.globalCssJs.user.styles":"ready","site.styles":"ready","user.styles":"ready","ext.globalCssJs.user":"ready","user":"ready","user.options":"loading","ext.cite.styles":"ready","skins.vector.search.codex.styles":"ready","skins.vector.styles":"ready","skins.vector.icons":"ready","jquery.makeCollapsible.styles":"ready","ext.wikimediamessages.styles":"ready","ext.visualEditor.desktopArticleTarget.noscript":"ready","ext.uls.interlanguage":"ready","wikibase.client.init":"ready","ext.wikimediaBadges":"ready"};RLPAGEMODULES=["mediawiki.action.view.redirect","ext.cite.ux-enhancements","site","mediawiki.page.ready","jquery.makeCollapsible","mediawiki.toc","skins.vector.js","ext.centralNotice.geoIP","ext.centralNotice.startUp","ext.gadget.ReferenceTooltips","ext.gadget.switcher","ext.urlShortener.toolbar","ext.centralauth.centralautologin","mmv.bootstrap", "ext.popups","ext.visualEditor.desktopArticleTarget.init","ext.visualEditor.targetLoader","ext.echo.centralauth","ext.eventLogging","ext.wikimediaEvents","ext.navigationTiming","ext.uls.interface","ext.cx.eventlogging.campaigns","ext.cx.uls.quick.actions","wikibase.client.vector-2022","ext.checkUser.clientHints","ext.growthExperiments.SuggestedEditSession","wikibase.sidebar.tracking"];</script> <script>(RLQ=window.RLQ||[]).push(function(){mw.loader.impl(function(){return["user.options@12s5i",function($,jQuery,require,module){mw.user.tokens.set({"patrolToken":"+\\","watchToken":"+\\","csrfToken":"+\\"}); }];});});</script> <link rel="stylesheet" href="/w/load.php?lang=en&modules=ext.cite.styles%7Cext.uls.interlanguage%7Cext.visualEditor.desktopArticleTarget.noscript%7Cext.wikimediaBadges%7Cext.wikimediamessages.styles%7Cjquery.makeCollapsible.styles%7Cskins.vector.icons%2Cstyles%7Cskins.vector.search.codex.styles%7Cwikibase.client.init&only=styles&skin=vector-2022"> <script async="" src="/w/load.php?lang=en&modules=startup&only=scripts&raw=1&skin=vector-2022"></script> <meta name="ResourceLoaderDynamicStyles" content=""> <link rel="stylesheet" href="/w/load.php?lang=en&modules=site.styles&only=styles&skin=vector-2022"> <meta name="generator" content="MediaWiki 1.44.0-wmf.4"> <meta name="referrer" content="origin"> <meta name="referrer" content="origin-when-cross-origin"> <meta name="robots" content="max-image-preview:standard"> <meta name="format-detection" content="telephone=no"> <meta property="og:image" content="https://upload.wikimedia.org/wikipedia/commons/thumb/6/63/DDR5_SDRAM_IMGP6304_smial_wp.jpg/1200px-DDR5_SDRAM_IMGP6304_smial_wp.jpg"> <meta property="og:image:width" content="1200"> <meta property="og:image:height" content="801"> <meta property="og:image" content="https://upload.wikimedia.org/wikipedia/commons/thumb/6/63/DDR5_SDRAM_IMGP6304_smial_wp.jpg/800px-DDR5_SDRAM_IMGP6304_smial_wp.jpg"> <meta property="og:image:width" content="800"> <meta property="og:image:height" content="534"> <meta property="og:image" content="https://upload.wikimedia.org/wikipedia/commons/thumb/6/63/DDR5_SDRAM_IMGP6304_smial_wp.jpg/640px-DDR5_SDRAM_IMGP6304_smial_wp.jpg"> <meta property="og:image:width" content="640"> <meta property="og:image:height" content="427"> <meta name="viewport" content="width=1120"> <meta property="og:title" content="DDR5 SDRAM - Wikipedia"> <meta property="og:type" content="website"> <link rel="preconnect" href="//upload.wikimedia.org"> <link rel="alternate" media="only screen and (max-width: 640px)" href="//en.m.wikipedia.org/wiki/DDR5_SDRAM"> <link rel="alternate" type="application/x-wiki" title="Edit this page" href="/w/index.php?title=DDR5_SDRAM&action=edit"> <link rel="apple-touch-icon" href="/static/apple-touch/wikipedia.png"> <link rel="icon" href="/static/favicon/wikipedia.ico"> <link rel="search" type="application/opensearchdescription+xml" href="/w/rest.php/v1/search" title="Wikipedia (en)"> <link rel="EditURI" type="application/rsd+xml" href="//en.wikipedia.org/w/api.php?action=rsd"> <link rel="canonical" href="https://en.wikipedia.org/wiki/DDR5_SDRAM"> <link rel="license" href="https://creativecommons.org/licenses/by-sa/4.0/deed.en"> <link rel="alternate" type="application/atom+xml" title="Wikipedia Atom feed" href="/w/index.php?title=Special:RecentChanges&feed=atom"> <link rel="dns-prefetch" href="//meta.wikimedia.org" /> <link rel="dns-prefetch" href="//login.wikimedia.org"> </head> <body class="skin--responsive skin-vector skin-vector-search-vue mediawiki ltr sitedir-ltr mw-hide-empty-elt ns-0 ns-subject mw-editable page-DDR5_SDRAM rootpage-DDR5_SDRAM skin-vector-2022 action-view"><a class="mw-jump-link" href="#bodyContent">Jump to content</a> <div class="vector-header-container"> <header class="vector-header mw-header"> <div class="vector-header-start"> <nav class="vector-main-menu-landmark" aria-label="Site"> <div id="vector-main-menu-dropdown" class="vector-dropdown vector-main-menu-dropdown vector-button-flush-left vector-button-flush-right" > <input type="checkbox" id="vector-main-menu-dropdown-checkbox" role="button" aria-haspopup="true" data-event-name="ui.dropdown-vector-main-menu-dropdown" class="vector-dropdown-checkbox " aria-label="Main menu" > <label id="vector-main-menu-dropdown-label" for="vector-main-menu-dropdown-checkbox" class="vector-dropdown-label cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet cdx-button--icon-only " aria-hidden="true" ><span class="vector-icon mw-ui-icon-menu mw-ui-icon-wikimedia-menu"></span> <span class="vector-dropdown-label-text">Main menu</span> </label> <div class="vector-dropdown-content"> <div id="vector-main-menu-unpinned-container" class="vector-unpinned-container"> <div id="vector-main-menu" class="vector-main-menu vector-pinnable-element"> <div class="vector-pinnable-header vector-main-menu-pinnable-header vector-pinnable-header-unpinned" data-feature-name="main-menu-pinned" data-pinnable-element-id="vector-main-menu" data-pinned-container-id="vector-main-menu-pinned-container" data-unpinned-container-id="vector-main-menu-unpinned-container" > <div class="vector-pinnable-header-label">Main menu</div> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-pin-button" data-event-name="pinnable-header.vector-main-menu.pin">move to sidebar</button> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-unpin-button" data-event-name="pinnable-header.vector-main-menu.unpin">hide</button> </div> <div id="p-navigation" class="vector-menu mw-portlet mw-portlet-navigation" > <div class="vector-menu-heading"> Navigation </div> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="n-mainpage-description" class="mw-list-item"><a href="/wiki/Main_Page" title="Visit the main page [z]" accesskey="z"><span>Main page</span></a></li><li id="n-contents" class="mw-list-item"><a href="/wiki/Wikipedia:Contents" title="Guides to browsing Wikipedia"><span>Contents</span></a></li><li id="n-currentevents" class="mw-list-item"><a href="/wiki/Portal:Current_events" title="Articles related to current events"><span>Current events</span></a></li><li id="n-randompage" class="mw-list-item"><a href="/wiki/Special:Random" title="Visit a randomly selected article [x]" accesskey="x"><span>Random article</span></a></li><li id="n-aboutsite" class="mw-list-item"><a href="/wiki/Wikipedia:About" title="Learn about Wikipedia and how it works"><span>About Wikipedia</span></a></li><li id="n-contactpage" class="mw-list-item"><a href="//en.wikipedia.org/wiki/Wikipedia:Contact_us" title="How to contact Wikipedia"><span>Contact us</span></a></li> </ul> </div> </div> <div id="p-interaction" class="vector-menu mw-portlet mw-portlet-interaction" > <div class="vector-menu-heading"> Contribute </div> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="n-help" class="mw-list-item"><a href="/wiki/Help:Contents" title="Guidance on how to use and edit Wikipedia"><span>Help</span></a></li><li id="n-introduction" class="mw-list-item"><a href="/wiki/Help:Introduction" title="Learn how to edit Wikipedia"><span>Learn to edit</span></a></li><li id="n-portal" class="mw-list-item"><a href="/wiki/Wikipedia:Community_portal" title="The hub for editors"><span>Community portal</span></a></li><li id="n-recentchanges" class="mw-list-item"><a href="/wiki/Special:RecentChanges" title="A list of recent changes to Wikipedia [r]" accesskey="r"><span>Recent changes</span></a></li><li id="n-upload" class="mw-list-item"><a href="/wiki/Wikipedia:File_upload_wizard" title="Add images or other media for use on Wikipedia"><span>Upload file</span></a></li> </ul> </div> </div> </div> </div> </div> </div> </nav> <a href="/wiki/Main_Page" class="mw-logo"> <img class="mw-logo-icon" src="/static/images/icons/wikipedia.png" alt="" aria-hidden="true" height="50" width="50"> <span class="mw-logo-container skin-invert"> <img class="mw-logo-wordmark" alt="Wikipedia" src="/static/images/mobile/copyright/wikipedia-wordmark-en.svg" style="width: 7.5em; height: 1.125em;"> <img class="mw-logo-tagline" alt="The Free Encyclopedia" src="/static/images/mobile/copyright/wikipedia-tagline-en.svg" width="117" height="13" style="width: 7.3125em; height: 0.8125em;"> </span> </a> </div> <div class="vector-header-end"> <div id="p-search" role="search" class="vector-search-box-vue vector-search-box-collapses vector-search-box-show-thumbnail vector-search-box-auto-expand-width vector-search-box"> <a href="/wiki/Special:Search" class="cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet cdx-button--icon-only search-toggle" title="Search Wikipedia [f]" accesskey="f"><span class="vector-icon mw-ui-icon-search mw-ui-icon-wikimedia-search"></span> <span>Search</span> </a> <div class="vector-typeahead-search-container"> <div class="cdx-typeahead-search cdx-typeahead-search--show-thumbnail cdx-typeahead-search--auto-expand-width"> <form action="/w/index.php" id="searchform" class="cdx-search-input cdx-search-input--has-end-button"> <div id="simpleSearch" class="cdx-search-input__input-wrapper" data-search-loc="header-moved"> <div class="cdx-text-input cdx-text-input--has-start-icon"> <input class="cdx-text-input__input" type="search" name="search" placeholder="Search Wikipedia" aria-label="Search Wikipedia" autocapitalize="sentences" title="Search Wikipedia [f]" accesskey="f" id="searchInput" > <span class="cdx-text-input__icon cdx-text-input__start-icon"></span> </div> <input type="hidden" name="title" value="Special:Search"> </div> <button class="cdx-button cdx-search-input__end-button">Search</button> </form> </div> </div> </div> <nav class="vector-user-links vector-user-links-wide" aria-label="Personal tools"> <div class="vector-user-links-main"> <div id="p-vector-user-menu-preferences" class="vector-menu mw-portlet emptyPortlet" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> </ul> </div> </div> <div id="p-vector-user-menu-userpage" class="vector-menu mw-portlet emptyPortlet" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> </ul> </div> </div> <nav class="vector-appearance-landmark" aria-label="Appearance"> <div id="vector-appearance-dropdown" class="vector-dropdown " title="Change the appearance of the page's font size, width, and color" > <input type="checkbox" id="vector-appearance-dropdown-checkbox" role="button" aria-haspopup="true" data-event-name="ui.dropdown-vector-appearance-dropdown" class="vector-dropdown-checkbox " aria-label="Appearance" > <label id="vector-appearance-dropdown-label" for="vector-appearance-dropdown-checkbox" class="vector-dropdown-label cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet cdx-button--icon-only " aria-hidden="true" ><span class="vector-icon mw-ui-icon-appearance mw-ui-icon-wikimedia-appearance"></span> <span class="vector-dropdown-label-text">Appearance</span> </label> <div class="vector-dropdown-content"> <div id="vector-appearance-unpinned-container" class="vector-unpinned-container"> </div> </div> </div> </nav> <div id="p-vector-user-menu-notifications" class="vector-menu mw-portlet emptyPortlet" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> </ul> </div> </div> <div id="p-vector-user-menu-overflow" class="vector-menu mw-portlet" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="pt-sitesupport-2" class="user-links-collapsible-item mw-list-item user-links-collapsible-item"><a data-mw="interface" href="https://donate.wikimedia.org/wiki/Special:FundraiserRedirector?utm_source=donate&utm_medium=sidebar&utm_campaign=C13_en.wikipedia.org&uselang=en" class=""><span>Donate</span></a> </li> <li id="pt-createaccount-2" class="user-links-collapsible-item mw-list-item user-links-collapsible-item"><a data-mw="interface" href="/w/index.php?title=Special:CreateAccount&returnto=DDR5+SDRAM" title="You are encouraged to create an account and log in; however, it is not mandatory" class=""><span>Create account</span></a> </li> <li id="pt-login-2" class="user-links-collapsible-item mw-list-item user-links-collapsible-item"><a data-mw="interface" href="/w/index.php?title=Special:UserLogin&returnto=DDR5+SDRAM" title="You're encouraged to log in; however, it's not mandatory. [o]" accesskey="o" class=""><span>Log in</span></a> </li> </ul> </div> </div> </div> <div id="vector-user-links-dropdown" class="vector-dropdown vector-user-menu vector-button-flush-right vector-user-menu-logged-out" title="Log in and more options" > <input type="checkbox" id="vector-user-links-dropdown-checkbox" role="button" aria-haspopup="true" data-event-name="ui.dropdown-vector-user-links-dropdown" class="vector-dropdown-checkbox " aria-label="Personal tools" > <label id="vector-user-links-dropdown-label" for="vector-user-links-dropdown-checkbox" class="vector-dropdown-label cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet cdx-button--icon-only " aria-hidden="true" ><span class="vector-icon mw-ui-icon-ellipsis mw-ui-icon-wikimedia-ellipsis"></span> <span class="vector-dropdown-label-text">Personal tools</span> </label> <div class="vector-dropdown-content"> <div id="p-personal" class="vector-menu mw-portlet mw-portlet-personal user-links-collapsible-item" title="User menu" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="pt-sitesupport" class="user-links-collapsible-item mw-list-item"><a href="https://donate.wikimedia.org/wiki/Special:FundraiserRedirector?utm_source=donate&utm_medium=sidebar&utm_campaign=C13_en.wikipedia.org&uselang=en"><span>Donate</span></a></li><li id="pt-createaccount" class="user-links-collapsible-item mw-list-item"><a href="/w/index.php?title=Special:CreateAccount&returnto=DDR5+SDRAM" title="You are encouraged to create an account and log in; however, it is not mandatory"><span class="vector-icon mw-ui-icon-userAdd mw-ui-icon-wikimedia-userAdd"></span> <span>Create account</span></a></li><li id="pt-login" class="user-links-collapsible-item mw-list-item"><a href="/w/index.php?title=Special:UserLogin&returnto=DDR5+SDRAM" title="You're encouraged to log in; however, it's not mandatory. [o]" accesskey="o"><span class="vector-icon mw-ui-icon-logIn mw-ui-icon-wikimedia-logIn"></span> <span>Log in</span></a></li> </ul> </div> </div> <div id="p-user-menu-anon-editor" class="vector-menu mw-portlet mw-portlet-user-menu-anon-editor" > <div class="vector-menu-heading"> Pages for logged out editors <a href="/wiki/Help:Introduction" aria-label="Learn more about editing"><span>learn more</span></a> </div> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="pt-anoncontribs" class="mw-list-item"><a href="/wiki/Special:MyContributions" title="A list of edits made from this IP address [y]" accesskey="y"><span>Contributions</span></a></li><li id="pt-anontalk" class="mw-list-item"><a href="/wiki/Special:MyTalk" title="Discussion about edits from this IP address [n]" accesskey="n"><span>Talk</span></a></li> </ul> </div> </div> </div> </div> </nav> </div> </header> </div> <div class="mw-page-container"> <div class="mw-page-container-inner"> <div class="vector-sitenotice-container"> <div id="siteNotice"><!-- CentralNotice --></div> </div> <div class="vector-column-start"> <div class="vector-main-menu-container"> <div id="mw-navigation"> <nav id="mw-panel" class="vector-main-menu-landmark" aria-label="Site"> <div id="vector-main-menu-pinned-container" class="vector-pinned-container"> </div> </nav> </div> </div> <div class="vector-sticky-pinned-container"> <nav id="mw-panel-toc" aria-label="Contents" data-event-name="ui.sidebar-toc" class="mw-table-of-contents-container vector-toc-landmark"> <div id="vector-toc-pinned-container" class="vector-pinned-container"> <div id="vector-toc" class="vector-toc vector-pinnable-element"> <div class="vector-pinnable-header vector-toc-pinnable-header vector-pinnable-header-pinned" data-feature-name="toc-pinned" data-pinnable-element-id="vector-toc" > <h2 class="vector-pinnable-header-label">Contents</h2> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-pin-button" data-event-name="pinnable-header.vector-toc.pin">move to sidebar</button> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-unpin-button" data-event-name="pinnable-header.vector-toc.unpin">hide</button> </div> <ul class="vector-toc-contents" id="mw-panel-toc-list"> <li id="toc-mw-content-text" class="vector-toc-list-item vector-toc-level-1"> <a href="#" class="vector-toc-link"> <div class="vector-toc-text">(Top)</div> </a> </li> <li id="toc-Features" class="vector-toc-list-item vector-toc-level-1 vector-toc-list-item-expanded"> <a class="vector-toc-link" href="#Features"> <div class="vector-toc-text"> <span class="vector-toc-numb">1</span> <span>Features</span> </div> </a> <ul id="toc-Features-sublist" class="vector-toc-list"> </ul> </li> <li id="toc-Memory_modules" class="vector-toc-list-item vector-toc-level-1 vector-toc-list-item-expanded"> <a class="vector-toc-link" href="#Memory_modules"> <div class="vector-toc-text"> <span class="vector-toc-numb">2</span> <span>Memory modules</span> </div> </a> <ul id="toc-Memory_modules-sublist" class="vector-toc-list"> </ul> </li> <li id="toc-Operation" class="vector-toc-list-item vector-toc-level-1 vector-toc-list-item-expanded"> <a class="vector-toc-link" href="#Operation"> <div class="vector-toc-text"> <span class="vector-toc-numb">3</span> <span>Operation</span> </div> </a> <button aria-controls="toc-Operation-sublist" class="cdx-button cdx-button--weight-quiet cdx-button--icon-only vector-toc-toggle"> <span class="vector-icon mw-ui-icon-wikimedia-expand"></span> <span>Toggle Operation subsection</span> </button> <ul id="toc-Operation-sublist" class="vector-toc-list"> <li id="toc-Command_encoding" class="vector-toc-list-item vector-toc-level-2"> <a class="vector-toc-link" href="#Command_encoding"> <div class="vector-toc-text"> <span class="vector-toc-numb">3.1</span> <span>Command encoding</span> </div> </a> <ul id="toc-Command_encoding-sublist" class="vector-toc-list"> </ul> </li> </ul> </li> <li id="toc-Support" class="vector-toc-list-item vector-toc-level-1 vector-toc-list-item-expanded"> <a class="vector-toc-link" href="#Support"> <div class="vector-toc-text"> <span class="vector-toc-numb">4</span> <span>Support</span> </div> </a> <button aria-controls="toc-Support-sublist" class="cdx-button cdx-button--weight-quiet cdx-button--icon-only vector-toc-toggle"> <span class="vector-icon mw-ui-icon-wikimedia-expand"></span> <span>Toggle Support subsection</span> </button> <ul id="toc-Support-sublist" class="vector-toc-list"> <li id="toc-Intel" class="vector-toc-list-item vector-toc-level-2"> <a class="vector-toc-link" href="#Intel"> <div class="vector-toc-text"> <span class="vector-toc-numb">4.1</span> <span>Intel</span> </div> </a> <ul id="toc-Intel-sublist" class="vector-toc-list"> </ul> </li> <li id="toc-AMD" class="vector-toc-list-item vector-toc-level-2"> <a class="vector-toc-link" href="#AMD"> <div class="vector-toc-text"> <span class="vector-toc-numb">4.2</span> <span>AMD</span> </div> </a> <ul id="toc-AMD-sublist" class="vector-toc-list"> </ul> </li> </ul> </li> <li id="toc-Notes" class="vector-toc-list-item vector-toc-level-1 vector-toc-list-item-expanded"> <a class="vector-toc-link" href="#Notes"> <div class="vector-toc-text"> <span class="vector-toc-numb">5</span> <span>Notes</span> </div> </a> <ul id="toc-Notes-sublist" class="vector-toc-list"> </ul> </li> <li id="toc-References" class="vector-toc-list-item vector-toc-level-1 vector-toc-list-item-expanded"> <a class="vector-toc-link" href="#References"> <div class="vector-toc-text"> <span class="vector-toc-numb">6</span> <span>References</span> </div> </a> <ul id="toc-References-sublist" class="vector-toc-list"> </ul> </li> <li id="toc-External_links" class="vector-toc-list-item vector-toc-level-1 vector-toc-list-item-expanded"> <a class="vector-toc-link" href="#External_links"> <div class="vector-toc-text"> <span class="vector-toc-numb">7</span> <span>External links</span> </div> </a> <ul id="toc-External_links-sublist" class="vector-toc-list"> </ul> </li> </ul> </div> </div> </nav> </div> </div> <div class="mw-content-container"> <main id="content" class="mw-body"> <header class="mw-body-header vector-page-titlebar"> <nav aria-label="Contents" class="vector-toc-landmark"> <div id="vector-page-titlebar-toc" class="vector-dropdown vector-page-titlebar-toc vector-button-flush-left" > <input type="checkbox" id="vector-page-titlebar-toc-checkbox" role="button" aria-haspopup="true" data-event-name="ui.dropdown-vector-page-titlebar-toc" class="vector-dropdown-checkbox " aria-label="Toggle the table of contents" > <label id="vector-page-titlebar-toc-label" for="vector-page-titlebar-toc-checkbox" class="vector-dropdown-label cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet cdx-button--icon-only " aria-hidden="true" ><span class="vector-icon mw-ui-icon-listBullet mw-ui-icon-wikimedia-listBullet"></span> <span class="vector-dropdown-label-text">Toggle the table of contents</span> </label> <div class="vector-dropdown-content"> <div id="vector-page-titlebar-toc-unpinned-container" class="vector-unpinned-container"> </div> </div> </div> </nav> <h1 id="firstHeading" class="firstHeading mw-first-heading"><span class="mw-page-title-main">DDR5 SDRAM</span></h1> <div id="p-lang-btn" class="vector-dropdown mw-portlet mw-portlet-lang" > <input type="checkbox" id="p-lang-btn-checkbox" role="button" aria-haspopup="true" data-event-name="ui.dropdown-p-lang-btn" class="vector-dropdown-checkbox mw-interlanguage-selector" aria-label="Go to an article in another language. Available in 15 languages" > <label id="p-lang-btn-label" for="p-lang-btn-checkbox" class="vector-dropdown-label cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet cdx-button--action-progressive mw-portlet-lang-heading-15" aria-hidden="true" ><span class="vector-icon mw-ui-icon-language-progressive mw-ui-icon-wikimedia-language-progressive"></span> <span class="vector-dropdown-label-text">15 languages</span> </label> <div class="vector-dropdown-content"> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li class="interlanguage-link interwiki-ca mw-list-item"><a href="https://ca.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Catalan" lang="ca" hreflang="ca" data-title="DDR5 SDRAM" data-language-autonym="Català" data-language-local-name="Catalan" class="interlanguage-link-target"><span>Català</span></a></li><li class="interlanguage-link interwiki-cs mw-list-item"><a href="https://cs.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Czech" lang="cs" hreflang="cs" data-title="DDR5 SDRAM" data-language-autonym="Čeština" data-language-local-name="Czech" class="interlanguage-link-target"><span>Čeština</span></a></li><li class="interlanguage-link interwiki-de mw-list-item"><a href="https://de.wikipedia.org/wiki/DDR-SDRAM#DDR5-SDRAM" title="DDR-SDRAM – German" lang="de" hreflang="de" data-title="DDR-SDRAM" data-language-autonym="Deutsch" data-language-local-name="German" class="interlanguage-link-target"><span>Deutsch</span></a></li><li class="interlanguage-link interwiki-et mw-list-item"><a href="https://et.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Estonian" lang="et" hreflang="et" data-title="DDR5 SDRAM" data-language-autonym="Eesti" data-language-local-name="Estonian" class="interlanguage-link-target"><span>Eesti</span></a></li><li class="interlanguage-link interwiki-es mw-list-item"><a href="https://es.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Spanish" lang="es" hreflang="es" data-title="DDR5 SDRAM" data-language-autonym="Español" data-language-local-name="Spanish" class="interlanguage-link-target"><span>Español</span></a></li><li class="interlanguage-link interwiki-fr mw-list-item"><a href="https://fr.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – French" lang="fr" hreflang="fr" data-title="DDR5 SDRAM" data-language-autonym="Français" data-language-local-name="French" class="interlanguage-link-target"><span>Français</span></a></li><li class="interlanguage-link interwiki-ko mw-list-item"><a href="https://ko.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Korean" lang="ko" hreflang="ko" data-title="DDR5 SDRAM" data-language-autonym="한국어" data-language-local-name="Korean" class="interlanguage-link-target"><span>한국어</span></a></li><li class="interlanguage-link interwiki-it mw-list-item"><a href="https://it.wikipedia.org/wiki/DDR5" title="DDR5 – Italian" lang="it" hreflang="it" data-title="DDR5" data-language-autonym="Italiano" data-language-local-name="Italian" class="interlanguage-link-target"><span>Italiano</span></a></li><li class="interlanguage-link interwiki-ml mw-list-item"><a href="https://ml.wikipedia.org/wiki/%E0%B4%A1%E0%B4%BF%E0%B4%A1%E0%B4%BF%E0%B4%86%E0%B5%BC_5_%E0%B4%8E%E0%B4%B8%E0%B5%8D%E0%B4%A1%E0%B4%BF%E0%B4%B1%E0%B4%BE%E0%B4%82" title="ഡിഡിആർ 5 എസ്ഡിറാം – Malayalam" lang="ml" hreflang="ml" data-title="ഡിഡിആർ 5 എസ്ഡിറാം" data-language-autonym="മലയാളം" data-language-local-name="Malayalam" class="interlanguage-link-target"><span>മലയാളം</span></a></li><li class="interlanguage-link interwiki-ja mw-list-item"><a href="https://ja.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Japanese" lang="ja" hreflang="ja" data-title="DDR5 SDRAM" data-language-autonym="日本語" data-language-local-name="Japanese" class="interlanguage-link-target"><span>日本語</span></a></li><li class="interlanguage-link interwiki-pl mw-list-item"><a href="https://pl.wikipedia.org/wiki/DDR5" title="DDR5 – Polish" lang="pl" hreflang="pl" data-title="DDR5" data-language-autonym="Polski" data-language-local-name="Polish" class="interlanguage-link-target"><span>Polski</span></a></li><li class="interlanguage-link interwiki-pt mw-list-item"><a href="https://pt.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Portuguese" lang="pt" hreflang="pt" data-title="DDR5 SDRAM" data-language-autonym="Português" data-language-local-name="Portuguese" class="interlanguage-link-target"><span>Português</span></a></li><li class="interlanguage-link interwiki-ru mw-list-item"><a href="https://ru.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Russian" lang="ru" hreflang="ru" data-title="DDR5 SDRAM" data-language-autonym="Русский" data-language-local-name="Russian" class="interlanguage-link-target"><span>Русский</span></a></li><li class="interlanguage-link interwiki-uk mw-list-item"><a href="https://uk.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Ukrainian" lang="uk" hreflang="uk" data-title="DDR5 SDRAM" data-language-autonym="Українська" data-language-local-name="Ukrainian" class="interlanguage-link-target"><span>Українська</span></a></li><li class="interlanguage-link interwiki-zh mw-list-item"><a href="https://zh.wikipedia.org/wiki/DDR5_SDRAM" title="DDR5 SDRAM – Chinese" lang="zh" hreflang="zh" data-title="DDR5 SDRAM" data-language-autonym="中文" data-language-local-name="Chinese" class="interlanguage-link-target"><span>中文</span></a></li> </ul> <div class="after-portlet after-portlet-lang"><span class="wb-langlinks-edit wb-langlinks-link"><a href="https://www.wikidata.org/wiki/Special:EntityPage/Q28444653#sitelinks-wikipedia" title="Edit interlanguage links" class="wbc-editpage">Edit links</a></span></div> </div> </div> </div> </header> <div class="vector-page-toolbar"> <div class="vector-page-toolbar-container"> <div id="left-navigation"> <nav aria-label="Namespaces"> <div id="p-associated-pages" class="vector-menu vector-menu-tabs mw-portlet mw-portlet-associated-pages" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="ca-nstab-main" class="selected vector-tab-noicon mw-list-item"><a href="/wiki/DDR5_SDRAM" title="View the content page [c]" accesskey="c"><span>Article</span></a></li><li id="ca-talk" class="vector-tab-noicon mw-list-item"><a href="/wiki/Talk:DDR5_SDRAM" rel="discussion" title="Discuss improvements to the content page [t]" accesskey="t"><span>Talk</span></a></li> </ul> </div> </div> <div id="vector-variants-dropdown" class="vector-dropdown emptyPortlet" > <input type="checkbox" id="vector-variants-dropdown-checkbox" role="button" aria-haspopup="true" data-event-name="ui.dropdown-vector-variants-dropdown" class="vector-dropdown-checkbox " aria-label="Change language variant" > <label id="vector-variants-dropdown-label" for="vector-variants-dropdown-checkbox" class="vector-dropdown-label cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet" aria-hidden="true" ><span class="vector-dropdown-label-text">English</span> </label> <div class="vector-dropdown-content"> <div id="p-variants" class="vector-menu mw-portlet mw-portlet-variants emptyPortlet" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> </ul> </div> </div> </div> </div> </nav> </div> <div id="right-navigation" class="vector-collapsible"> <nav aria-label="Views"> <div id="p-views" class="vector-menu vector-menu-tabs mw-portlet mw-portlet-views" > <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="ca-view" class="selected vector-tab-noicon mw-list-item"><a href="/wiki/DDR5_SDRAM"><span>Read</span></a></li><li id="ca-edit" class="vector-tab-noicon mw-list-item"><a href="/w/index.php?title=DDR5_SDRAM&action=edit" title="Edit this page [e]" accesskey="e"><span>Edit</span></a></li><li id="ca-history" class="vector-tab-noicon mw-list-item"><a href="/w/index.php?title=DDR5_SDRAM&action=history" title="Past revisions of this page [h]" accesskey="h"><span>View history</span></a></li> </ul> </div> </div> </nav> <nav class="vector-page-tools-landmark" aria-label="Page tools"> <div id="vector-page-tools-dropdown" class="vector-dropdown vector-page-tools-dropdown" > <input type="checkbox" id="vector-page-tools-dropdown-checkbox" role="button" aria-haspopup="true" data-event-name="ui.dropdown-vector-page-tools-dropdown" class="vector-dropdown-checkbox " aria-label="Tools" > <label id="vector-page-tools-dropdown-label" for="vector-page-tools-dropdown-checkbox" class="vector-dropdown-label cdx-button cdx-button--fake-button cdx-button--fake-button--enabled cdx-button--weight-quiet" aria-hidden="true" ><span class="vector-dropdown-label-text">Tools</span> </label> <div class="vector-dropdown-content"> <div id="vector-page-tools-unpinned-container" class="vector-unpinned-container"> <div id="vector-page-tools" class="vector-page-tools vector-pinnable-element"> <div class="vector-pinnable-header vector-page-tools-pinnable-header vector-pinnable-header-unpinned" data-feature-name="page-tools-pinned" data-pinnable-element-id="vector-page-tools" data-pinned-container-id="vector-page-tools-pinned-container" data-unpinned-container-id="vector-page-tools-unpinned-container" > <div class="vector-pinnable-header-label">Tools</div> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-pin-button" data-event-name="pinnable-header.vector-page-tools.pin">move to sidebar</button> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-unpin-button" data-event-name="pinnable-header.vector-page-tools.unpin">hide</button> </div> <div id="p-cactions" class="vector-menu mw-portlet mw-portlet-cactions emptyPortlet vector-has-collapsible-items" title="More options" > <div class="vector-menu-heading"> Actions </div> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="ca-more-view" class="selected vector-more-collapsible-item mw-list-item"><a href="/wiki/DDR5_SDRAM"><span>Read</span></a></li><li id="ca-more-edit" class="vector-more-collapsible-item mw-list-item"><a href="/w/index.php?title=DDR5_SDRAM&action=edit" title="Edit this page [e]" accesskey="e"><span>Edit</span></a></li><li id="ca-more-history" class="vector-more-collapsible-item mw-list-item"><a href="/w/index.php?title=DDR5_SDRAM&action=history"><span>View history</span></a></li> </ul> </div> </div> <div id="p-tb" class="vector-menu mw-portlet mw-portlet-tb" > <div class="vector-menu-heading"> General </div> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="t-whatlinkshere" class="mw-list-item"><a href="/wiki/Special:WhatLinksHere/DDR5_SDRAM" title="List of all English Wikipedia pages containing links to this page [j]" accesskey="j"><span>What links here</span></a></li><li id="t-recentchangeslinked" class="mw-list-item"><a href="/wiki/Special:RecentChangesLinked/DDR5_SDRAM" rel="nofollow" title="Recent changes in pages linked from this page [k]" accesskey="k"><span>Related changes</span></a></li><li id="t-upload" class="mw-list-item"><a href="/wiki/Wikipedia:File_Upload_Wizard" title="Upload files [u]" accesskey="u"><span>Upload file</span></a></li><li id="t-specialpages" class="mw-list-item"><a href="/wiki/Special:SpecialPages" title="A list of all special pages [q]" accesskey="q"><span>Special pages</span></a></li><li id="t-permalink" class="mw-list-item"><a href="/w/index.php?title=DDR5_SDRAM&oldid=1256348112" title="Permanent link to this revision of this page"><span>Permanent link</span></a></li><li id="t-info" class="mw-list-item"><a href="/w/index.php?title=DDR5_SDRAM&action=info" title="More information about this page"><span>Page information</span></a></li><li id="t-cite" class="mw-list-item"><a href="/w/index.php?title=Special:CiteThisPage&page=DDR5_SDRAM&id=1256348112&wpFormIdentifier=titleform" title="Information on how to cite this page"><span>Cite this page</span></a></li><li id="t-urlshortener" class="mw-list-item"><a href="/w/index.php?title=Special:UrlShortener&url=https%3A%2F%2Fen.wikipedia.org%2Fwiki%2FDDR5_SDRAM"><span>Get shortened URL</span></a></li><li id="t-urlshortener-qrcode" class="mw-list-item"><a href="/w/index.php?title=Special:QrCode&url=https%3A%2F%2Fen.wikipedia.org%2Fwiki%2FDDR5_SDRAM"><span>Download QR code</span></a></li> </ul> </div> </div> <div id="p-coll-print_export" class="vector-menu mw-portlet mw-portlet-coll-print_export" > <div class="vector-menu-heading"> Print/export </div> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li id="coll-download-as-rl" class="mw-list-item"><a href="/w/index.php?title=Special:DownloadAsPdf&page=DDR5_SDRAM&action=show-download-screen" title="Download this page as a PDF file"><span>Download as PDF</span></a></li><li id="t-print" class="mw-list-item"><a href="/w/index.php?title=DDR5_SDRAM&printable=yes" title="Printable version of this page [p]" accesskey="p"><span>Printable version</span></a></li> </ul> </div> </div> <div id="p-wikibase-otherprojects" class="vector-menu mw-portlet mw-portlet-wikibase-otherprojects" > <div class="vector-menu-heading"> In other projects </div> <div class="vector-menu-content"> <ul class="vector-menu-content-list"> <li class="wb-otherproject-link wb-otherproject-commons mw-list-item"><a href="https://commons.wikimedia.org/wiki/Category:DDR5_RAM" hreflang="en"><span>Wikimedia Commons</span></a></li><li id="t-wikibase" class="wb-otherproject-link wb-otherproject-wikibase-dataitem mw-list-item"><a href="https://www.wikidata.org/wiki/Special:EntityPage/Q28444653" title="Structured data on this page hosted by Wikidata [g]" accesskey="g"><span>Wikidata item</span></a></li> </ul> </div> </div> </div> </div> </div> </div> </nav> </div> </div> </div> <div class="vector-column-end"> <div class="vector-sticky-pinned-container"> <nav class="vector-page-tools-landmark" aria-label="Page tools"> <div id="vector-page-tools-pinned-container" class="vector-pinned-container"> </div> </nav> <nav class="vector-appearance-landmark" aria-label="Appearance"> <div id="vector-appearance-pinned-container" class="vector-pinned-container"> <div id="vector-appearance" class="vector-appearance vector-pinnable-element"> <div class="vector-pinnable-header vector-appearance-pinnable-header vector-pinnable-header-pinned" data-feature-name="appearance-pinned" data-pinnable-element-id="vector-appearance" data-pinned-container-id="vector-appearance-pinned-container" data-unpinned-container-id="vector-appearance-unpinned-container" > <div class="vector-pinnable-header-label">Appearance</div> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-pin-button" data-event-name="pinnable-header.vector-appearance.pin">move to sidebar</button> <button class="vector-pinnable-header-toggle-button vector-pinnable-header-unpin-button" data-event-name="pinnable-header.vector-appearance.unpin">hide</button> </div> </div> </div> </nav> </div> </div> <div id="bodyContent" class="vector-body" aria-labelledby="firstHeading" data-mw-ve-target-container> <div class="vector-body-before-content"> <div class="mw-indicators"> </div> <div id="siteSub" class="noprint">From Wikipedia, the free encyclopedia</div> </div> <div id="contentSub"><div id="mw-content-subtitle"><span class="mw-redirectedfrom">(Redirected from <a href="/w/index.php?title=DDR5&redirect=no" class="mw-redirect" title="DDR5">DDR5</a>)</span></div></div> <div id="mw-content-text" class="mw-body-content"><div class="mw-content-ltr mw-parser-output" lang="en" dir="ltr"><div class="shortdescription nomobile noexcerpt noprint searchaux" style="display:none">Type of computer memory</div> <style data-mw-deduplicate="TemplateStyles:r1236090951">.mw-parser-output .hatnote{font-style:italic}.mw-parser-output div.hatnote{padding-left:1.6em;margin-bottom:0.5em}.mw-parser-output .hatnote i{font-style:normal}.mw-parser-output .hatnote+link+.hatnote{margin-top:-0.5em}@media print{body.ns-0 .mw-parser-output .hatnote{display:none!important}}</style><div role="note" class="hatnote navigation-not-searchable">This article is about DDR5 SDRAM. For graphics DDR5, based on DDR3, see <a href="/wiki/GDDR5_SDRAM" title="GDDR5 SDRAM">GDDR5 SDRAM</a>.</div> <p class="mw-empty-elt"> </p> <style data-mw-deduplicate="TemplateStyles:r1257001546">.mw-parser-output .infobox-subbox{padding:0;border:none;margin:-3px;width:auto;min-width:100%;font-size:100%;clear:none;float:none;background-color:transparent}.mw-parser-output .infobox-3cols-child{margin:auto}.mw-parser-output .infobox .navbar{font-size:100%}@media screen{html.skin-theme-clientpref-night .mw-parser-output .infobox-full-data:not(.notheme)>div:not(.notheme)[style]{background:#1f1f23!important;color:#f8f9fa}}@media screen and (prefers-color-scheme:dark){html.skin-theme-clientpref-os .mw-parser-output .infobox-full-data:not(.notheme) div:not(.notheme){background:#1f1f23!important;color:#f8f9fa}}@media(min-width:640px){body.skin--responsive .mw-parser-output .infobox-table{display:table!important}body.skin--responsive .mw-parser-output .infobox-table>caption{display:table-caption!important}body.skin--responsive .mw-parser-output .infobox-table>tbody{display:table-row-group}body.skin--responsive .mw-parser-output .infobox-table tr{display:table-row!important}body.skin--responsive .mw-parser-output .infobox-table th,body.skin--responsive .mw-parser-output .infobox-table td{padding-left:inherit;padding-right:inherit}}</style><table class="infobox"><caption class="infobox-title">DDR5 SDRAM<br /><span style="font-size:85%;">Double Data Rate 5 Synchronous Dynamic Random-Access Memory</span></caption><tbody><tr><td colspan="2" class="infobox-subheader">Type of <a href="/wiki/RAM" class="mw-redirect" title="RAM">RAM</a></td></tr><tr><td colspan="2" class="infobox-image"><span class="mw-default-size" typeof="mw:File/Frameless"><a href="/wiki/File:DDR5_SDRAM_IMGP6304_smial_wp.jpg" class="mw-file-description"><img src="//upload.wikimedia.org/wikipedia/commons/thumb/6/63/DDR5_SDRAM_IMGP6304_smial_wp.jpg/220px-DDR5_SDRAM_IMGP6304_smial_wp.jpg" decoding="async" width="220" height="147" class="mw-file-element" srcset="//upload.wikimedia.org/wikipedia/commons/thumb/6/63/DDR5_SDRAM_IMGP6304_smial_wp.jpg/330px-DDR5_SDRAM_IMGP6304_smial_wp.jpg 1.5x, //upload.wikimedia.org/wikipedia/commons/thumb/6/63/DDR5_SDRAM_IMGP6304_smial_wp.jpg/440px-DDR5_SDRAM_IMGP6304_smial_wp.jpg 2x" data-file-width="7360" data-file-height="4912" /></a></span><div class="infobox-caption">16 <a href="/wiki/Gigabyte" title="Gigabyte">GB</a><sup id="cite_ref-binpre_1-0" class="reference"><a href="#cite_note-binpre-1"><span class="cite-bracket">[</span>1<span class="cite-bracket">]</span></a></sup> DDR5-4800 1.1 V <a href="/wiki/UDIMM" class="mw-redirect" title="UDIMM">UDIMM</a></div></td></tr><tr><th scope="row" class="infobox-label">Developer</th><td class="infobox-data"><a href="/wiki/JEDEC" title="JEDEC">JEDEC</a></td></tr><tr><th scope="row" class="infobox-label">Type</th><td class="infobox-data"><a href="/wiki/Synchronous_dynamic_random-access_memory" title="Synchronous dynamic random-access memory">Synchronous dynamic random-access memory</a></td></tr><tr><th scope="row" class="infobox-label">Generation</th><td class="infobox-data">5th generation</td></tr><tr><th scope="row" class="infobox-label">Release date</th><td class="infobox-data">July 14, 2020<span class="noprint">; 4 years ago</span><span style="display:none"> (<span class="bday dtstart published updated">2020-07-14</span>)</span><sup id="cite_ref-anandtech-ddr5_2-0" class="reference"><a href="#cite_note-anandtech-ddr5-2"><span class="cite-bracket">[</span>2<span class="cite-bracket">]</span></a></sup></td></tr><tr><th scope="row" class="infobox-label">Standards</th><td class="infobox-data"><style data-mw-deduplicate="TemplateStyles:r1126788409">.mw-parser-output .plainlist ol,.mw-parser-output .plainlist ul{line-height:inherit;list-style:none;margin:0;padding:0}.mw-parser-output .plainlist ol li,.mw-parser-output .plainlist ul li{margin-bottom:0}</style><div class="plainlist"><ul><li>DDR5-4000 (PC5-32000)</li><li>DDR5-4400 (PC5-35200)</li><li>DDR5-4800 (PC5-38400)</li><li>DDR5-5200 (PC5-41600)</li><li>DDR5-5600 (PC5-44800)</li><li>DDR5-6000 (PC5-48000)</li><li>DDR5-6200 (PC5-49600)</li><li>DDR5-6400 (PC5-51200)</li><li>DDR5-6800 (PC5-54400)</li><li>DDR5-7200 (PC5-57600)</li><li>DDR5-7600 (PC5-60800)</li><li>DDR5-8000 (PC5-64000)</li><li>DDR5-8400 (PC5-67200)</li><li>DDR5-8800 (PC5-70400)</li></ul></div><sup id="cite_ref-kingston-ddr5_3-0" class="reference"><a href="#cite_note-kingston-ddr5-3"><span class="cite-bracket">[</span>3<span class="cite-bracket">]</span></a></sup><sup id="cite_ref-micronsdramcore_4-0" class="reference"><a href="#cite_note-micronsdramcore-4"><span class="cite-bracket">[</span>4<span class="cite-bracket">]</span></a></sup></td></tr><tr><th scope="row" class="infobox-label"><a href="/wiki/Clock_rate" title="Clock rate">Clock rate</a></th><td class="infobox-data">2,000–4,400 MHz</td></tr><tr><th scope="row" class="infobox-label">Cycle time</th><td class="infobox-data">16n bank structure</td></tr><tr><th scope="row" class="infobox-label"><a href="/wiki/Prefetch_buffer" class="mw-redirect" title="Prefetch buffer">Prefetch buffer</a></th><td class="infobox-data">4n</td></tr><tr><th scope="row" class="infobox-label"><a href="/wiki/Transfer_(computing)" class="mw-redirect" title="Transfer (computing)">Transfer rate</a></th><td class="infobox-data">4–8.8GT/s</td></tr><tr><th scope="row" class="infobox-label"><a href="/wiki/Bandwidth_(computing)" title="Bandwidth (computing)">Bandwidth</a></th><td class="infobox-data">32–64 GB/s<sup id="cite_ref-5" class="reference"><a href="#cite_note-5"><span class="cite-bracket">[</span>a<span class="cite-bracket">]</span></a></sup></td></tr><tr><th scope="row" class="infobox-label"><a href="/wiki/Voltage" title="Voltage">Voltage</a></th><td class="infobox-data">1.1 V nominal (actual levels are regulated by on-the-module regulators)</td></tr><tr><th scope="row" class="infobox-label">Predecessor</th><td class="infobox-data"><a href="/wiki/DDR4_SDRAM" title="DDR4 SDRAM">DDR4 SDRAM</a> (2014)</td></tr><tr><th scope="row" class="infobox-label">Successor</th><td class="infobox-data"><a href="/w/index.php?title=DDR6_SDRAM&action=edit&redlink=1" class="new" title="DDR6 SDRAM (page does not exist)">DDR6 SDRAM</a></td></tr></tbody></table> <p><b>Double Data Rate 5 Synchronous Dynamic Random-Access Memory</b> (<b>DDR5 SDRAM</b>) is a type of <a href="/wiki/Synchronous_dynamic_random-access_memory" title="Synchronous dynamic random-access memory">synchronous dynamic random-access memory</a>. Compared to its predecessor <a href="/wiki/DDR4_SDRAM" title="DDR4 SDRAM">DDR4 SDRAM</a>, DDR5 was planned to reduce power consumption, while doubling <a href="/wiki/Bandwidth_(computing)" title="Bandwidth (computing)">bandwidth</a>.<sup id="cite_ref-6" class="reference"><a href="#cite_note-6"><span class="cite-bracket">[</span>5<span class="cite-bracket">]</span></a></sup> The standard, originally targeted for 2018,<sup id="cite_ref-7" class="reference"><a href="#cite_note-7"><span class="cite-bracket">[</span>6<span class="cite-bracket">]</span></a></sup> was released on July 14, 2020.<sup id="cite_ref-anandtech-ddr5_2-1" class="reference"><a href="#cite_note-anandtech-ddr5-2"><span class="cite-bracket">[</span>2<span class="cite-bracket">]</span></a></sup> </p><p>A new feature called Decision Feedback Equalization (DFE) enables input/output (I/O) speed scalability for higher bandwidth and performance improvement. DDR5 has about the same <a href="/wiki/Memory_timings" title="Memory timings">latency</a> (around 14 <a href="/wiki/Nanosecond" title="Nanosecond">ns</a>) as DDR4 and DDR3.<sup id="cite_ref-8" class="reference"><a href="#cite_note-8"><span class="cite-bracket">[</span>7<span class="cite-bracket">]</span></a></sup> DDR5 octuples the maximum DIMM capacity from 64 GB to 512 GB.<sup id="cite_ref-9" class="reference"><a href="#cite_note-9"><span class="cite-bracket">[</span>8<span class="cite-bracket">]</span></a></sup><sup id="cite_ref-kingston-ddr5_3-1" class="reference"><a href="#cite_note-kingston-ddr5-3"><span class="cite-bracket">[</span>3<span class="cite-bracket">]</span></a></sup> DDR5 also has higher frequencies than DDR4, up to 8GT/s which translates into 64 GB/s (8 gigatransfers/second * 64-bit width / 8 bits/byte = 64 GB/s) of bandwidth per DIMM. </p><p><a href="/wiki/Rambus" title="Rambus">Rambus</a> announced a working DDR5 <a href="/wiki/DIMM" title="DIMM">dual in-line memory module</a> (DIMM) in September 2017.<sup id="cite_ref-pcgamer_10-0" class="reference"><a href="#cite_note-pcgamer-10"><span class="cite-bracket">[</span>9<span class="cite-bracket">]</span></a></sup><sup id="cite_ref-hexus_11-0" class="reference"><a href="#cite_note-hexus-11"><span class="cite-bracket">[</span>10<span class="cite-bracket">]</span></a></sup> On November 15, 2018, <a href="/wiki/SK_Hynix" title="SK Hynix">SK Hynix</a> announced completion of its first DDR5 RAM chip; running at 5.2 <a href="/wiki/Transfers_per_second" title="Transfers per second">GT/s</a> at 1.1 V.<sup id="cite_ref-12" class="reference"><a href="#cite_note-12"><span class="cite-bracket">[</span>11<span class="cite-bracket">]</span></a></sup> In February 2019, SK Hynix announced a 6.4 GT/s chip, the highest speed specified by the preliminary DDR5 standard.<sup id="cite_ref-13" class="reference"><a href="#cite_note-13"><span class="cite-bracket">[</span>12<span class="cite-bracket">]</span></a></sup> The first production DDR5 DRAM chip was officially launched by SK Hynix on October 6, 2020.<sup id="cite_ref-14" class="reference"><a href="#cite_note-14"><span class="cite-bracket">[</span>13<span class="cite-bracket">]</span></a></sup><sup id="cite_ref-15" class="reference"><a href="#cite_note-15"><span class="cite-bracket">[</span>14<span class="cite-bracket">]</span></a></sup> </p><p>The separate <a href="/wiki/JEDEC" title="JEDEC">JEDEC</a> standard <a href="/wiki/LPDDR5" class="mw-redirect" title="LPDDR5">Low Power Double Data Rate 5</a> (LPDDR5), intended for laptops and smartphones, was released in February 2019.<sup id="cite_ref-16" class="reference"><a href="#cite_note-16"><span class="cite-bracket">[</span>15<span class="cite-bracket">]</span></a></sup> </p><p>Compared to DDR4, DDR5 further reduces memory voltage to 1.1 <a href="/wiki/Voltage" title="Voltage">V</a>, thus reducing power consumption. DDR5 modules incorporate on-board voltage regulators in order to reach higher speeds.<sup id="cite_ref-hexus_11-1" class="reference"><a href="#cite_note-hexus-11"><span class="cite-bracket">[</span>10<span class="cite-bracket">]</span></a></sup> </p> <meta property="mw:PageProp/toc" /> <div class="mw-heading mw-heading2"><h2 id="Features">Features</h2><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=1" title="Edit section: Features"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <p>Unlike DDR4, all DDR5 chips have on-die <a href="/wiki/Error-correction_code" class="mw-redirect" title="Error-correction code">error-correction code</a>, that detects and corrects errors before sending data to the CPU, to improve reliability and allow denser RAM chips which lowers per-chip defect rate. However, on-die error-correction code is not the same as true <a href="/wiki/ECC_memory" title="ECC memory">ECC memory</a> with extra data correction chips on the memory module. There still exists non-ECC and ECC DDR5 DIMM variants; ECC variants have extra data lines to the CPU to send error-detection data, letting the CPU detect and correct errors occurring in transit.<sup id="cite_ref-17" class="reference"><a href="#cite_note-17"><span class="cite-bracket">[</span>16<span class="cite-bracket">]</span></a></sup> </p><p>Each DDR5 <a href="/wiki/DIMM" title="DIMM">DIMM</a> has two independent channels. Earlier DIMM generations featured only a single channel and one CA (Command/Address) bus controlling the whole memory module with its 64 (for non-ECC) or 72 (for ECC) data lines. Both subchannels on a DDR5 DIMM each have their own CA bus, controlling 32 bits for non-ECC memory and either 36 or 40 data lines for ECC memory, resulting in a total number of either 64, 72 or 80 data lines. The reduced bus width is compensated by a doubled minimum burst length of 16, which preserves the minimum access size of 64 bytes, which matches the <a href="/wiki/Cache_line" class="mw-redirect" title="Cache line">cache line</a> size used by modern <a href="/wiki/X86" title="X86">x86</a> microprocessors.<sup id="cite_ref-18" class="reference"><a href="#cite_note-18"><span class="cite-bracket">[</span>17<span class="cite-bracket">]</span></a></sup> </p> <div class="mw-heading mw-heading2"><h2 id="Memory_modules">Memory modules</h2><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=2" title="Edit section: Memory modules"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <p>Multiple DDR5 memory chips can be mounted on a circuit board to form memory modules. For use in personal computers and servers, DDR5 memory is usually supplied in 288-pin dual in-line memory modules, more commonly known as <a href="/wiki/DIMM" title="DIMM">DIMMs</a>. As with previous memory generations, there are multiple DIMM variants available for DDR5. </p><p>Unbuffered memory modules (UDIMMs) directly expose the memory chip interface to the module connector. Registered or load-reduced variants (RDIMMs/LRDIMMs) use additional active circuitry on the memory module in order to buffer the signals between the memory controller and the DRAM chips. This reduces the <a href="/wiki/Capacitance" title="Capacitance">capacitive</a> load on the DDR5 bus. </p><p>DDR5 RDIMMs/LRDIMMs use 12 <a href="/wiki/Voltage" title="Voltage">V</a> and UDIMMs use 5 V input.<sup id="cite_ref-19" class="reference"><a href="#cite_note-19"><span class="cite-bracket">[</span>18<span class="cite-bracket">]</span></a></sup> In order to prevent damage by accidental insertion of the wrong memory type, DDR5 UDIMMs and (L)RDIMMs are not mechanically compatible. Additionally, DDR5 DIMMs are supplied with management interface power at 3.3 V,<sup id="cite_ref-20" class="reference"><a href="#cite_note-20"><span class="cite-bracket">[</span>19<span class="cite-bracket">]</span></a></sup><sup id="cite_ref-21" class="reference"><a href="#cite_note-21"><span class="cite-bracket">[</span>20<span class="cite-bracket">]</span></a></sup> and use on-board circuitry (a <a href="/wiki/Power_management_integrated_circuit" title="Power management integrated circuit">power management integrated circuit</a><sup id="cite_ref-22" class="reference"><a href="#cite_note-22"><span class="cite-bracket">[</span>21<span class="cite-bracket">]</span></a></sup> and associated <a href="/wiki/Passive_component" class="mw-redirect" title="Passive component">passive components</a>) to convert to the lower voltage required by the memory chips. Final voltage regulation close to the point of use provides more stable power, and mirrors the development of <a href="/wiki/Voltage_regulator_module" title="Voltage regulator module">voltage regulator modules</a> for CPU power supplies. </p> <div class="mw-heading mw-heading2"><h2 id="Operation">Operation</h2><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=3" title="Edit section: Operation"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <p>Standard DDR5 memory speeds range from 4,000 to 6,400 million transfers per second (PC5-32000 to PC5-51200).<sup id="cite_ref-kingston-ddr5_3-2" class="reference"><a href="#cite_note-kingston-ddr5-3"><span class="cite-bracket">[</span>3<span class="cite-bracket">]</span></a></sup> Higher speeds may be added later, as happened with previous generations. </p><p>Compared to DDR4 SDRAM, the minimum burst length was doubled to 16, with the option of "burst chop" after eight transfers. The addressing range is also slightly extended as follows: </p> <ul><li>The number of chip ID bits remains at three bits, allowing up to eight stacked chips (3 → 3).</li> <li>A third bank group bit (BG2) was added, allowing up to eight bank groups (2 → 3).</li> <li>The maximum number of banks per bank group remains at four (2 → 2),</li> <li>The number of row address bits remains at 17, for a maximum of 128K rows (17 → 17).</li> <li>One more column address bit (C10) is added, allowing up to 8192 columns (1 KB pages) in ×4 chips (11 → 12).</li> <li>The least-significant three column-address bits (C0, C1, C2) are <i>removed</i>. All reads and writes must begin at a column address which is a multiple of 8 (3 → 0). This is necessary due to the internal ECC.</li> <li>One bit is reserved for addressing expansion as <i>either</i> a fourth chip ID bit (CID3) <i>or</i> an additional row address bit (R17) (0 → 1).</li></ul> <div class="mw-heading mw-heading3"><h3 id="Command_encoding">Command encoding</h3><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=4" title="Edit section: Command encoding"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <table class="wikitable plainrowheaders" style="text-align: center; font-size: 95%;"> <caption>DDR5 command encoding<sup id="cite_ref-23" class="reference"><a href="#cite_note-23"><span class="cite-bracket">[</span>22<span class="cite-bracket">]</span></a></sup><sup id="cite_ref-micronsdramcore_4-1" class="reference"><a href="#cite_note-micronsdramcore-4"><span class="cite-bracket">[</span>4<span class="cite-bracket">]</span></a></sup> </caption> <tbody><tr> <th rowspan="2">Command</th> <th rowspan="2"><span style="text-decoration:overline;">CS</span></th> <th colspan="14">Command/address (CA) bits </th></tr> <tr> <th>0</th> <th>1</th> <th>2</th> <th>3</th> <th>4</th> <th>5</th> <th>6</th> <th>7</th> <th>8</th> <th>9</th> <th>10</th> <th>11</th> <th>12</th> <th>13 </th></tr> <tr> <td style="text-align:left;" rowspan="2">Activate <br />(Open a row) </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="4">Row R0–3</td> <td colspan="2">Bank</td> <td colspan="3">Bank group</td> <td colspan="3">Chip CID0–2 </td></tr> <tr style="line-height:100%"> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="13">Row R4–16</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">R17/<br />CID3 </td></tr> <tr> <td style="text-align:left; background: #ececec; color: #2C2C2C;" rowspan="2"><i>reserved</i> </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="12" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">Reserved </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="14" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">Reserved </td></tr> <tr> <td style="text-align:left; background: #ececec; color: #2C2C2C;" rowspan="2"><i>reserved for future use</i> </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="10" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="14" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;" rowspan="2">Write pattern </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="2">Bank</td> <td colspan="3">Bank group</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td colspan="8">Column C3–10</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td><span style="text-decoration:overline;">AP</span></td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3 </td></tr> <tr> <td style="text-align:left; background: #ececec; color: #2C2C2C;" rowspan="2"><i>reserved for future use</i> </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="9" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="14" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;" rowspan="2">Mode register write </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="8">Address MRA0–7</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="8">Opcode OP0-7</td> <td colspan="2" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td>CW</td> <td colspan="3" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;" rowspan="2">Mode register read </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="8">Address MRA0–7</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="10" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td>CW</td> <td colspan="3" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;" rowspan="2">Write </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td><span style="text-decoration:overline;">BL</span></td> <td colspan="2">Bank</td> <td colspan="3">Bank group</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td colspan="8">Column C3–10</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td><span style="text-decoration:overline;">AP</span></td> <td><span style="text-decoration:overline;">WRP</span></td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3 </td></tr> <tr> <td style="text-align:left;" rowspan="2">Read </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td><span style="text-decoration:overline;">BL</span></td> <td colspan="2">Bank</td> <td colspan="3">Bank group</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td colspan="8">Column C3–10</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td><span style="text-decoration:overline;">AP</span></td> <td colspan="2" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3 </td></tr> <tr> <td style="text-align:left;">Vref CA </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="7">Opcode OP0-6</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;">Vref CS </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="7">Opcode OP0-6</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;">Refresh all </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3</td> <td colspan="3" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="text-align:left;">Refresh management all </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3</td> <td colspan="3" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td colspan="2" style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="text-align:left;">Refresh same bank </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3</td> <td colspan="2">Bank</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td colspan="2" style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="text-align:left;">Refresh management same bank </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3</td> <td colspan="2">Bank</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="text-align:left;">Precharge all </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3</td> <td colspan="4" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="text-align:left;">Precharge same bank </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3</td> <td colspan="2">Bank</td> <td colspan="2" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="text-align:left;">Precharge </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">CID3</td> <td colspan="2">Bank</td> <td colspan="3">Bank group</td> <td colspan="3">Chip CID0–2 </td></tr> <tr> <td style="text-align:left; background: #ececec; color: #2C2C2C;"><i>reserved for future use</i> </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="9" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;">Self-refresh entry </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="5" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="3" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;">Power-down entry </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="5" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td><span style="text-decoration:overline;">ODT</span></td> <td colspan="2" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;">Multi-purpose command </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td colspan="8">Opcode OP0–7</td> <td data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;">Power-down exit; No operation </td> <td style="background:#9EFF9E;color:black;vertical-align:middle;text-align:center;" class="table-yes">L</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="9" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">V </td></tr> <tr> <td style="text-align:left;">Deselect (no operation) </td> <td style="background:#FFC7C7;color:black;vertical-align:middle;text-align:center;" class="table-no">H</td> <td colspan="14" data-sort-value="" style="background: var(--background-color-interactive, #ececec); color: var(--color-base, inherit); vertical-align: middle; text-align: center;" class="table-na">X </td></tr> <tr> <td colspan="16" style="background-color:#FFF;"><small><style data-mw-deduplicate="TemplateStyles:r1129693374">.mw-parser-output .hlist dl,.mw-parser-output .hlist ol,.mw-parser-output .hlist ul{margin:0;padding:0}.mw-parser-output .hlist dd,.mw-parser-output .hlist dt,.mw-parser-output .hlist li{margin:0;display:inline}.mw-parser-output .hlist.inline,.mw-parser-output .hlist.inline dl,.mw-parser-output .hlist.inline ol,.mw-parser-output .hlist.inline ul,.mw-parser-output .hlist dl dl,.mw-parser-output .hlist dl ol,.mw-parser-output .hlist dl ul,.mw-parser-output .hlist ol dl,.mw-parser-output .hlist ol ol,.mw-parser-output .hlist ol ul,.mw-parser-output .hlist ul dl,.mw-parser-output .hlist ul ol,.mw-parser-output .hlist ul ul{display:inline}.mw-parser-output .hlist .mw-empty-li{display:none}.mw-parser-output .hlist dt::after{content:": "}.mw-parser-output .hlist dd::after,.mw-parser-output .hlist li::after{content:" · ";font-weight:bold}.mw-parser-output .hlist dd:last-child::after,.mw-parser-output .hlist dt:last-child::after,.mw-parser-output .hlist li:last-child::after{content:none}.mw-parser-output .hlist dd dd:first-child::before,.mw-parser-output .hlist dd dt:first-child::before,.mw-parser-output .hlist dd li:first-child::before,.mw-parser-output .hlist dt dd:first-child::before,.mw-parser-output .hlist dt dt:first-child::before,.mw-parser-output .hlist dt li:first-child::before,.mw-parser-output .hlist li dd:first-child::before,.mw-parser-output .hlist li dt:first-child::before,.mw-parser-output .hlist li li:first-child::before{content:" (";font-weight:normal}.mw-parser-output .hlist dd dd:last-child::after,.mw-parser-output .hlist dd dt:last-child::after,.mw-parser-output .hlist dd li:last-child::after,.mw-parser-output .hlist dt dd:last-child::after,.mw-parser-output .hlist dt dt:last-child::after,.mw-parser-output .hlist dt li:last-child::after,.mw-parser-output .hlist li dd:last-child::after,.mw-parser-output .hlist li dt:last-child::after,.mw-parser-output .hlist li li:last-child::after{content:")";font-weight:normal}.mw-parser-output .hlist ol{counter-reset:listitem}.mw-parser-output .hlist ol>li{counter-increment:listitem}.mw-parser-output .hlist ol>li::before{content:" "counter(listitem)"\a0 "}.mw-parser-output .hlist dd ol>li:first-child::before,.mw-parser-output .hlist dt ol>li:first-child::before,.mw-parser-output .hlist li ol>li:first-child::before{content:" ("counter(listitem)"\a0 "}</style><div class="hlist"> <ul><li>Signal level <ul><li>H, high</li> <li>L, low</li> <li>V, valid, either low or high</li> <li>X, irrelevant</li></ul></li> <li>Logic level <ul><li><style data-mw-deduplicate="TemplateStyles:r981673959">.mw-parser-output .legend{page-break-inside:avoid;break-inside:avoid-column}.mw-parser-output .legend-color{display:inline-block;min-width:1.25em;height:1.25em;line-height:1.25;margin:1px 0;text-align:center;border:1px solid black;background-color:transparent;color:black}.mw-parser-output .legend-text{}</style><span class="legend-color mw-no-invert" style="background-color:#9f9; color:black;"> </span> Active</li> <li><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r981673959"><span class="legend-color mw-no-invert" style="background-color:#f99; color:black;"> </span> Inactive</li> <li><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r981673959"><span class="legend-color mw-no-invert" style="background-color:#ececec; color:black;"> </span> Unused</li></ul></li></ul> </div><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1129693374"><div class="hlist"> <ul><li>Control bits <ul><li><span style="text-decoration:overline;">AP</span>, Auto-precharge</li> <li>CW, Control word</li> <li><span style="text-decoration:overline;">BL</span>, Burst length ≠ 16</li> <li><span style="text-decoration:overline;">WRP</span>, Write partial</li> <li><span style="text-decoration:overline;">ODT</span>, <a href="/wiki/On-die_termination" title="On-die termination">ODT</a> remains enabled</li></ul></li></ul> </div></small> </td></tr></tbody></table> <p>The command encoding was significantly rearranged and takes inspiration from that of <a href="/wiki/LPDDR#LPDDR4" title="LPDDR">LPDDR4</a>; commands are sent using either one or two cycles with 14-bit bus. Some simple commands (e.g. precharge) take one cycle, while any that include an address (activate, read, write) use two cycles to include 28 bits of information. </p><p>Also like LPDDR, there are now 256 8-bit mode registers, rather than eight 13-bit mode registers. Also, rather than one register (MR7) being reserved for use by the registered clock driver chip, a complete second bank of mode registers is defined (selected using the CW bit). </p><p>The "Write Pattern" command is new for DDR5; this is identical to a write command, but the range is filled in with copies of a one-byte mode register (which defaults to all-zero) instead of individual data. Although this normally takes the same amount of time as a normal write, not driving the data lines saves energy. Also, writes to multiple banks may be interleaved more closely as the command bus is freed earlier. </p><p>The multi-purpose command includes various sub-commands for training and calibration of the data bus. </p> <div class="mw-heading mw-heading2"><h2 id="Support">Support</h2><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=5" title="Edit section: Support"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <div class="mw-heading mw-heading3"><h3 id="Intel">Intel</h3><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=6" title="Edit section: Intel"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <p>The 12th generation <a href="/wiki/Alder_Lake" title="Alder Lake">Alder Lake</a>, 13th generation <a href="/wiki/Raptor_Lake" title="Raptor Lake">Raptor Lake</a>, as well as 14th generation <a href="/wiki/Raptor_Lake_Refresh" class="mw-redirect" title="Raptor Lake Refresh">Raptor Lake Refresh</a> CPUs support both DDR5 and DDR4 but, usually, there are only DIMM sockets for either one or the other on a motherboard. Some mainboards with Intel's H610 chipset support both DDR4 and DDR5, but not simultaneously.<sup id="cite_ref-24" class="reference"><a href="#cite_note-24"><span class="cite-bracket">[</span>23<span class="cite-bracket">]</span></a></sup> </p><p><a href="/wiki/Sapphire_Rapids" title="Sapphire Rapids">Sapphire Rapids</a> server CPUs, Core Ultra Series 1 <a href="/wiki/Meteor_Lake" title="Meteor Lake">Meteor Lake</a> mobile CPUs, and the latest Core Ultra Series 2 <a href="/wiki/Arrow_Lake_(microprocessor)" title="Arrow Lake (microprocessor)">Arrow Lake</a> desktop CPUs all exclusively support DDR5. </p> <div class="mw-heading mw-heading3"><h3 id="AMD">AMD</h3><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=7" title="Edit section: AMD"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <p>DDR5 and <a href="/wiki/LPDDR5" class="mw-redirect" title="LPDDR5">LPDDR5</a> are supported by the <a href="/wiki/Ryzen_6000" class="mw-redirect" title="Ryzen 6000">Ryzen 6000</a> series mobile APUs, powered by their <a href="/wiki/Zen_3%2B" class="mw-redirect" title="Zen 3+">Zen 3+</a> architecture. <a href="/wiki/Ryzen_7000" class="mw-redirect" title="Ryzen 7000">Ryzen 7000</a> and <a href="/wiki/Ryzen_9000" class="mw-redirect" title="Ryzen 9000">Ryzen 9000</a> series desktop processors also support DDR5 memory as standard.<sup id="cite_ref-25" class="reference"><a href="#cite_note-25"><span class="cite-bracket">[</span>24<span class="cite-bracket">]</span></a></sup> </p><p><a href="/wiki/Epyc" title="Epyc">Epyc</a> fourth-generation <i>Genoa</i> and <i>Bergamo</i> server CPUs have support for 12-channel DDR5 on the <a href="/wiki/Socket_SP5" title="Socket SP5">SP5</a> socket.<sup id="cite_ref-26" class="reference"><a href="#cite_note-26"><span class="cite-bracket">[</span>25<span class="cite-bracket">]</span></a></sup><sup id="cite_ref-27" class="reference"><a href="#cite_note-27"><span class="cite-bracket">[</span>26<span class="cite-bracket">]</span></a></sup> </p> <div style="clear:right;" class=""></div> <div class="mw-heading mw-heading2"><h2 id="Notes">Notes</h2><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=8" title="Edit section: Notes"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <style data-mw-deduplicate="TemplateStyles:r1239543626">.mw-parser-output .reflist{margin-bottom:0.5em;list-style-type:decimal}@media screen{.mw-parser-output .reflist{font-size:90%}}.mw-parser-output .reflist .references{font-size:100%;margin-bottom:0;list-style-type:inherit}.mw-parser-output .reflist-columns-2{column-width:30em}.mw-parser-output .reflist-columns-3{column-width:25em}.mw-parser-output .reflist-columns{margin-top:0.3em}.mw-parser-output .reflist-columns ol{margin-top:0}.mw-parser-output .reflist-columns li{page-break-inside:avoid;break-inside:avoid-column}.mw-parser-output .reflist-upper-alpha{list-style-type:upper-alpha}.mw-parser-output .reflist-upper-roman{list-style-type:upper-roman}.mw-parser-output .reflist-lower-alpha{list-style-type:lower-alpha}.mw-parser-output .reflist-lower-greek{list-style-type:lower-greek}.mw-parser-output .reflist-lower-roman{list-style-type:lower-roman}</style><div class="reflist reflist-lower-alpha"> <div class="mw-references-wrap"><ol class="references"> <li id="cite_note-5"><span class="mw-cite-backlink"><b><a href="#cite_ref-5">^</a></b></span> <span class="reference-text">64 GB/s assumes 8 GT/s, each with 64 bits of bus width, then divided by 8 to convert from bits to bytes</span> </li> </ol></div></div> <div class="mw-heading mw-heading2"><h2 id="References">References</h2><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=9" title="Edit section: References"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1239543626"><div class="reflist"> <div class="mw-references-wrap mw-references-columns"><ol class="references"> <li id="cite_note-binpre-1"><span class="mw-cite-backlink"><b><a href="#cite_ref-binpre_1-0">^</a></b></span> <span class="reference-text">Here, <i>K</i>, <i>M</i>, <i>G</i>, or <i>T</i> refer to the <a href="/wiki/Binary_prefix" title="Binary prefix">binary prefixes</a> based on powers of 1024.</span> </li> <li id="cite_note-anandtech-ddr5-2"><span class="mw-cite-backlink">^ <a href="#cite_ref-anandtech-ddr5_2-0"><sup><i><b>a</b></i></sup></a> <a href="#cite_ref-anandtech-ddr5_2-1"><sup><i><b>b</b></i></sup></a></span> <span class="reference-text"><style data-mw-deduplicate="TemplateStyles:r1238218222">.mw-parser-output cite.citation{font-style:inherit;word-wrap:break-word}.mw-parser-output .citation q{quotes:"\"""\"""'""'"}.mw-parser-output .citation:target{background-color:rgba(0,127,255,0.133)}.mw-parser-output .id-lock-free.id-lock-free a{background:url("//upload.wikimedia.org/wikipedia/commons/6/65/Lock-green.svg")right 0.1em center/9px no-repeat}.mw-parser-output .id-lock-limited.id-lock-limited a,.mw-parser-output .id-lock-registration.id-lock-registration a{background:url("//upload.wikimedia.org/wikipedia/commons/d/d6/Lock-gray-alt-2.svg")right 0.1em center/9px no-repeat}.mw-parser-output .id-lock-subscription.id-lock-subscription a{background:url("//upload.wikimedia.org/wikipedia/commons/a/aa/Lock-red-alt-2.svg")right 0.1em center/9px no-repeat}.mw-parser-output .cs1-ws-icon a{background:url("//upload.wikimedia.org/wikipedia/commons/4/4c/Wikisource-logo.svg")right 0.1em center/12px no-repeat}body:not(.skin-timeless):not(.skin-minerva) .mw-parser-output .id-lock-free a,body:not(.skin-timeless):not(.skin-minerva) .mw-parser-output .id-lock-limited a,body:not(.skin-timeless):not(.skin-minerva) .mw-parser-output .id-lock-registration a,body:not(.skin-timeless):not(.skin-minerva) .mw-parser-output .id-lock-subscription a,body:not(.skin-timeless):not(.skin-minerva) .mw-parser-output .cs1-ws-icon a{background-size:contain;padding:0 1em 0 0}.mw-parser-output .cs1-code{color:inherit;background:inherit;border:none;padding:inherit}.mw-parser-output .cs1-hidden-error{display:none;color:var(--color-error,#d33)}.mw-parser-output .cs1-visible-error{color:var(--color-error,#d33)}.mw-parser-output .cs1-maint{display:none;color:#085;margin-left:0.3em}.mw-parser-output .cs1-kern-left{padding-left:0.2em}.mw-parser-output .cs1-kern-right{padding-right:0.2em}.mw-parser-output .citation .mw-selflink{font-weight:inherit}@media screen{.mw-parser-output .cs1-format{font-size:95%}html.skin-theme-clientpref-night .mw-parser-output .cs1-maint{color:#18911f}}@media screen and (prefers-color-scheme:dark){html.skin-theme-clientpref-os .mw-parser-output .cs1-maint{color:#18911f}}</style><cite id="CITEREFSmith2020" class="citation web cs1">Smith, Ryan (July 14, 2020). <a rel="nofollow" class="external text" href="https://www.anandtech.com/show/15912/ddr5-specification-released-setting-the-stage-for-ddr56400-and-beyond">"DDR5 Memory Specification Released: Setting the Stage for DDR5-6400 And Beyond"</a>. <i>AnandTech</i><span class="reference-accessdate">. Retrieved <span class="nowrap">July 15,</span> 2020</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=AnandTech&rft.atitle=DDR5+Memory+Specification+Released%3A+Setting+the+Stage+for+DDR5-6400+And+Beyond&rft.date=2020-07-14&rft.aulast=Smith&rft.aufirst=Ryan&rft_id=https%3A%2F%2Fwww.anandtech.com%2Fshow%2F15912%2Fddr5-specification-released-setting-the-stage-for-ddr56400-and-beyond&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-kingston-ddr5-3"><span class="mw-cite-backlink">^ <a href="#cite_ref-kingston-ddr5_3-0"><sup><i><b>a</b></i></sup></a> <a href="#cite_ref-kingston-ddr5_3-1"><sup><i><b>b</b></i></sup></a> <a href="#cite_ref-kingston-ddr5_3-2"><sup><i><b>c</b></i></sup></a></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.kingston.com/en/blog/pc-performance/ddr5-overview">"DDR5 Memory Standard: An introduction to the next generation of DRAM module technology - Kingston Technology"</a>. <a href="/wiki/Kingston_Technology" title="Kingston Technology">Kingston Technology</a><span class="reference-accessdate">. Retrieved <span class="nowrap">February 19,</span> 2023</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=DDR5+Memory+Standard%3A+An+introduction+to+the+next+generation+of+DRAM+module+technology+-+Kingston+Technology&rft.pub=Kingston+Technology&rft_id=https%3A%2F%2Fwww.kingston.com%2Fen%2Fblog%2Fpc-performance%2Fddr5-overview&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-micronsdramcore-4"><span class="mw-cite-backlink">^ <a href="#cite_ref-micronsdramcore_4-0"><sup><i><b>a</b></i></sup></a> <a href="#cite_ref-micronsdramcore_4-1"><sup><i><b>b</b></i></sup></a></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://media-www.micron.com/-/media/client/global/documents/products/data-sheet/dram/ddr5/ddr5_sdram_core.pdf">"DDR5 SDRAM Product Core Data Sheet"</a> <span class="cs1-format">(PDF)</span>. <a href="/wiki/Micron" class="mw-redirect" title="Micron">Micron</a><span class="reference-accessdate">. Retrieved <span class="nowrap">May 15,</span> 2023</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=DDR5+SDRAM+Product+Core+Data+Sheet&rft.pub=Micron&rft_id=https%3A%2F%2Fmedia-www.micron.com%2F-%2Fmedia%2Fclient%2Fglobal%2Fdocuments%2Fproducts%2Fdata-sheet%2Fdram%2Fddr5%2Fddr5_sdram_core.pdf&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span><sup class="noprint Inline-Template"><span style="white-space: nowrap;">[<i><a href="/wiki/Wikipedia:Link_rot" title="Wikipedia:Link rot"><span title=" Dead link tagged May 2024">dead link</span></a></i><span style="visibility:hidden; color:transparent; padding-left:2px">‍</span>]</span></sup></span> </li> <li id="cite_note-6"><span class="mw-cite-backlink"><b><a href="#cite_ref-6">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFManion2017" class="citation news cs1">Manion, Wayne (March 31, 2017). <a rel="nofollow" class="external text" href="https://techreport.com/news/31673/ddr5-will-boost-bandwidth-and-lower-power-consumption">"DDR5 will boost bandwidth and lower power consumption"</a>. Tech Report<span class="reference-accessdate">. Retrieved <span class="nowrap">April 1,</span> 2017</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=DDR5+will+boost+bandwidth+and+lower+power+consumption&rft.date=2017-03-31&rft.aulast=Manion&rft.aufirst=Wayne&rft_id=https%3A%2F%2Ftechreport.com%2Fnews%2F31673%2Fddr5-will-boost-bandwidth-and-lower-power-consumption&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-7"><span class="mw-cite-backlink"><b><a href="#cite_ref-7">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFCunningham2017" class="citation news cs1">Cunningham, Andrew (March 31, 2017). <a rel="nofollow" class="external text" href="https://arstechnica.com/gadgets/2017/03/next-generation-ddr5-ram-will-double-the-speed-of-ddr4-in-2018/">"Next-generation DDR5 RAM will double the speed of DDR4 in 2018"</a>. Ars Technica<span class="reference-accessdate">. Retrieved <span class="nowrap">January 15,</span> 2018</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=Next-generation+DDR5+RAM+will+double+the+speed+of+DDR4+in+2018&rft.date=2017-03-31&rft.aulast=Cunningham&rft.aufirst=Andrew&rft_id=https%3A%2F%2Farstechnica.com%2Fgadgets%2F2017%2F03%2Fnext-generation-ddr5-ram-will-double-the-speed-of-ddr4-in-2018%2F&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-8"><span class="mw-cite-backlink"><b><a href="#cite_ref-8">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFDr._Ian_Cutress" class="citation web cs1">Dr. Ian Cutress. <a rel="nofollow" class="external text" href="https://www.anandtech.com/show/16143/insights-into-ddr5-subtimings-and-latencies">"Insights into DDR5 Sub-timings and Latencies"</a>. AnandTech.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=Insights+into+DDR5+Sub-timings+and+Latencies&rft.pub=AnandTech&rft.au=Dr.+Ian+Cutress&rft_id=https%3A%2F%2Fwww.anandtech.com%2Fshow%2F16143%2Finsights-into-ddr5-subtimings-and-latencies&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-9"><span class="mw-cite-backlink"><b><a href="#cite_ref-9">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.rambus.com/blogs/get-ready-for-ddr5-dimm-chipsets/">"DDR5 vs DDR4 – All the Design Challenges & Advantages"</a>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=DDR5+vs+DDR4+%E2%80%93+All+the+Design+Challenges+%26+Advantages&rft_id=https%3A%2F%2Fwww.rambus.com%2Fblogs%2Fget-ready-for-ddr5-dimm-chipsets%2F&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-pcgamer-10"><span class="mw-cite-backlink"><b><a href="#cite_ref-pcgamer_10-0">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFLilly2017" class="citation news cs1">Lilly, Paul (September 22, 2017). <a rel="nofollow" class="external text" href="http://www.pcgamer.com/ddr5-memory-is-twice-as-fast-as-ddr4-and-slated-for-2019/">"DDR5 memory is twice as fast as DDR4 and slated for 2019"</a>. PC Gamer<span class="reference-accessdate">. Retrieved <span class="nowrap">January 15,</span> 2018</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=DDR5+memory+is+twice+as+fast+as+DDR4+and+slated+for+2019&rft.date=2017-09-22&rft.aulast=Lilly&rft.aufirst=Paul&rft_id=http%3A%2F%2Fwww.pcgamer.com%2Fddr5-memory-is-twice-as-fast-as-ddr4-and-slated-for-2019%2F&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-hexus-11"><span class="mw-cite-backlink">^ <a href="#cite_ref-hexus_11-0"><sup><i><b>a</b></i></sup></a> <a href="#cite_ref-hexus_11-1"><sup><i><b>b</b></i></sup></a></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFTyson2017" class="citation web cs1">Tyson, Mark (September 22, 2017). <a rel="nofollow" class="external text" href="https://hexus.net/tech/news/ram/110387-rambus-announces-industrys-first-fully-functional-ddr5-dimm/">"Rambus announces industry's first fully functional DDR5 DIMM - RAM - News"</a>. <i>hexus.net</i>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=hexus.net&rft.atitle=Rambus+announces+industry%27s+first+fully+functional+DDR5+DIMM+-+RAM+-+News&rft.date=2017-09-22&rft.aulast=Tyson&rft.aufirst=Mark&rft_id=https%3A%2F%2Fhexus.net%2Ftech%2Fnews%2Fram%2F110387-rambus-announces-industrys-first-fully-functional-ddr5-dimm%2F&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-12"><span class="mw-cite-backlink"><b><a href="#cite_ref-12">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFMalakar2018" class="citation web cs1">Malakar, Abhishek (November 18, 2018). <a rel="nofollow" class="external text" href="https://web.archive.org/web/20190331053909/https://www.techquila.co.in/sk-hynix-develops-first-16-gb-ddr5-5200-memory-chip/">"SK Hynix Develops First 16 Gb DDR5-5200 Memory Chip"</a>. Archived from <a rel="nofollow" class="external text" href="https://www.techquila.co.in/sk-hynix-develops-first-16-gb-ddr5-5200-memory-chip/">the original</a> on March 31, 2019<span class="reference-accessdate">. Retrieved <span class="nowrap">November 18,</span> 2018</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=SK+Hynix+Develops+First+16+Gb+DDR5-5200+Memory+Chip&rft.date=2018-11-18&rft.aulast=Malakar&rft.aufirst=Abhishek&rft_id=https%3A%2F%2Fwww.techquila.co.in%2Fsk-hynix-develops-first-16-gb-ddr5-5200-memory-chip%2F&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-13"><span class="mw-cite-backlink"><b><a href="#cite_ref-13">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFShilov" class="citation web cs1">Shilov, Anton. <a rel="nofollow" class="external text" href="https://www.anandtech.com/show/13999/sk-hynix-details-its-ddr56400-dram-chip">"SK Hynix Details DDR5-6400"</a>. <i>anandtech.com</i>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=anandtech.com&rft.atitle=SK+Hynix+Details+DDR5-6400&rft.aulast=Shilov&rft.aufirst=Anton&rft_id=https%3A%2F%2Fwww.anandtech.com%2Fshow%2F13999%2Fsk-hynix-details-its-ddr56400-dram-chip&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-14"><span class="mw-cite-backlink"><b><a href="#cite_ref-14">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.hpcwire.com/off-the-wire/sk-hynix-launches-worlds-first-ddr5-dram/">"SK hynix Launches World's First DDR5 DRAM"</a>. <i>hpcwire.com</i>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=hpcwire.com&rft.atitle=SK+hynix+Launches+World%27s+First+DDR5+DRAM&rft_id=https%3A%2F%2Fwww.hpcwire.com%2Foff-the-wire%2Fsk-hynix-launches-worlds-first-ddr5-dram%2F&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-15"><span class="mw-cite-backlink"><b><a href="#cite_ref-15">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="http://www.businesskorea.co.kr/news/articleView.html?idxno=52858">"SK hynix: DDR5 DRAM Launches"</a>. <i>businesskorea.co.kr</i>. October 7, 2020.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=businesskorea.co.kr&rft.atitle=SK+hynix%3A+DDR5+DRAM+Launches&rft.date=2020-10-07&rft_id=http%3A%2F%2Fwww.businesskorea.co.kr%2Fnews%2FarticleView.html%3Fidxno%3D52858&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-16"><span class="mw-cite-backlink"><b><a href="#cite_ref-16">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation pressrelease cs1"><a rel="nofollow" class="external text" href="https://www.jedec.org/news/pressreleases/jedec-updates-standard-low-power-memory-devices-lpddr5">"JEDEC Updates Standard for Low Power Memory Devices: LPDDR5"</a> (Press release). <a href="/wiki/JEDEC" title="JEDEC">JEDEC</a>. February 19, 2019.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=JEDEC+Updates+Standard+for+Low+Power+Memory+Devices%3A+LPDDR5&rft.pub=JEDEC&rft.date=2019-02-19&rft_id=https%3A%2F%2Fwww.jedec.org%2Fnews%2Fpressreleases%2Fjedec-updates-standard-low-power-memory-devices-lpddr5&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-17"><span class="mw-cite-backlink"><b><a href="#cite_ref-17">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFCutress" class="citation cs2">Cutress, Ian, <a rel="nofollow" class="external text" href="https://www.youtube.com/watch?v=XGwcPzBJCh0"><i>Why DDR5 does NOT have ECC (by default)</i></a><span class="reference-accessdate">, retrieved <span class="nowrap">August 7,</span> 2021</span></cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=book&rft.btitle=Why+DDR5+does+NOT+have+ECC+%28by+default%29&rft.aulast=Cutress&rft.aufirst=Ian&rft_id=https%3A%2F%2Fwww.youtube.com%2Fwatch%3Fv%3DXGwcPzBJCh0&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-18"><span class="mw-cite-backlink"><b><a href="#cite_ref-18">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.micron.com/-/media/client/global/documents/products/white-paper/ddr5_more_than_a_generational_update_wp.pdf?la=en">"Introducing Micron® DDR5 SDRAM: More Than a Generational Update"</a> <span class="cs1-format">(PDF)</span><span class="reference-accessdate">. Retrieved <span class="nowrap">July 10,</span> 2023</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=Introducing+Micron%C2%AE+DDR5+SDRAM%3A+More+Than+a+Generational+Update&rft_id=https%3A%2F%2Fwww.micron.com%2F-%2Fmedia%2Fclient%2Fglobal%2Fdocuments%2Fproducts%2Fwhite-paper%2Fddr5_more_than_a_generational_update_wp.pdf%3Fla%3Den&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-19"><span class="mw-cite-backlink"><b><a href="#cite_ref-19">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://web.archive.org/web/20231225163238/https://media-www.micron.com/-/media/client/global/documents/products/data-sheet/modules/unbuffered_dimm/ddr5/ddr5_udimm_core.pdf?rev=fdbd9476506c4e019360a5e402827caa">"DDR5 SDRAM UDIMM Core: Product Description"</a> <span class="cs1-format">(PDF)</span>. Micron Technology, Inc. p. 1. Archived from <a rel="nofollow" class="external text" href="https://media-www.micron.com/-/media/client/global/documents/products/data-sheet/modules/unbuffered_dimm/ddr5/ddr5_udimm_core.pdf?rev=fdbd9476506c4e019360a5e402827caa">the original</a> <span class="cs1-format">(PDF)</span> on December 25, 2023. <q>Voltage (external supply, nominal) / VIN_Bulk: 5V / Bulk input DC supply voltage from system</q></cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=DDR5+SDRAM+UDIMM+Core%3A+Product+Description&rft.pages=1&rft.pub=Micron+Technology%2C+Inc.&rft_id=https%3A%2F%2Fmedia-www.micron.com%2F-%2Fmedia%2Fclient%2Fglobal%2Fdocuments%2Fproducts%2Fdata-sheet%2Fmodules%2Funbuffered_dimm%2Fddr5%2Fddr5_udimm_core.pdf%3Frev%3Dfdbd9476506c4e019360a5e402827caa&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-20"><span class="mw-cite-backlink"><b><a href="#cite_ref-20">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.idt.com/us/en/products/power-management/power-management-ics-pmic-and-pmus/p8900-pmic-ddr5-rdimms-and-lrdimms">"P8900 PMIC for DDR5 RDIMMs and LRDIMMs"</a>. <a href="/wiki/Renesas" class="mw-redirect" title="Renesas">Renesas</a><span class="reference-accessdate">. Retrieved <span class="nowrap">July 19,</span> 2020</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=P8900+PMIC+for+DDR5+RDIMMs+and+LRDIMMs&rft.pub=Renesas&rft_id=https%3A%2F%2Fwww.idt.com%2Fus%2Fen%2Fproducts%2Fpower-management%2Fpower-management-ics-pmic-and-pmus%2Fp8900-pmic-ddr5-rdimms-and-lrdimms&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span><br /><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.idt.com/us/en/products/power-management/power-management-ics-pmic-and-pmus/p8911-pmic-client-ddr5-memory-modules">"P8911 PMIC for Client DDR5 Memory Modules"</a>. <a href="/wiki/Renesas" class="mw-redirect" title="Renesas">Renesas</a><span class="reference-accessdate">. Retrieved <span class="nowrap">July 19,</span> 2020</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=P8911+PMIC+for+Client+DDR5+Memory+Modules&rft.pub=Renesas&rft_id=https%3A%2F%2Fwww.idt.com%2Fus%2Fen%2Fproducts%2Fpower-management%2Fpower-management-ics-pmic-and-pmus%2Fp8911-pmic-client-ddr5-memory-modules&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-21"><span class="mw-cite-backlink"><b><a href="#cite_ref-21">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://web.archive.org/web/20211029163115/https://mis-prod-koce-producthomepage-cdn-01-blob-ep.azureedge.net/web/TR-20210526195932644.pdf">"DDR5 SDRAM RDIMM Based on 16Gb M-die"</a> <span class="cs1-format">(PDF)</span>. <i>SK Hynix</i>. p. 7. Archived from <a rel="nofollow" class="external text" href="https://mis-prod-koce-producthomepage-cdn-01-blob-ep.azureedge.net/web/TR-20210526195932644.pdf">the original</a> <span class="cs1-format">(PDF)</span> on October 29, 2021<span class="reference-accessdate">. Retrieved <span class="nowrap">October 29,</span> 2021</span>. <q>VIN_BULK[:] 12 V power input supply pin to the PMIC. VIN_MGMT[:] 3.3 V power input supply pin to the PMIC for VOUT_1.8V & VOUT_1.0V LDO output, side band management access, internal memory read operation.</q></cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=SK+Hynix&rft.atitle=DDR5+SDRAM+RDIMM+Based+on+16Gb+M-die&rft.pages=7&rft_id=https%3A%2F%2Fmis-prod-koce-producthomepage-cdn-01-blob-ep.azureedge.net%2Fweb%2FTR-20210526195932644.pdf&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-22"><span class="mw-cite-backlink"><b><a href="#cite_ref-22">^</a></b></span> <span class="reference-text"><style data-mw-deduplicate="TemplateStyles:r1041539562">.mw-parser-output .citation{word-wrap:break-word}.mw-parser-output .citation:target{background-color:rgba(0,127,255,0.133)}</style><span class="citation patent" id="CITEREFPatel,_Shwetal_ArvindZhang,_AndyMeng,_Wen_JieChenxiao_Ren,_Alejandro_F.Gonzalez2019"><a rel="nofollow" class="external text" href="https://worldwide.espacenet.com/textdoc?DB=EPODOC&IDX=US10769082">US patent 10769082</a>, Patel, Shwetal Arvind; Zhang, Andy & Meng, Wen Jie et al., "DDR5 PMIC Interface Protocol and Operation", published 2019-11-07,  assigned to <a href="/wiki/Integrated_Device_Technology" title="Integrated Device Technology">Integrated Device Technology</a>, Inc.</span><span class="Z3988" title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.number=10769082&rft.cc=US&rft.title=DDR5+PMIC+Interface+Protocol+and+Operation&rft.inventor=Patel%2C+Shwetal+Arvind&rft.assignee=%5B%5BIntegrated+Device+Technology%5D%5D%2C+Inc.&rft.appldate=2018-05-01&rft.pubdate=2019-11-07&rft.prioritydate=2018-05-01"><span style="display: none;"> </span></span></span> </li> <li id="cite_note-23"><span class="mw-cite-backlink"><b><a href="#cite_ref-23">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.jedec.org/standards-documents/docs/jesd79-5">"JEDEC DDR5 SDRAM Specification"</a>. JEDEC committee JC42.3<span class="reference-accessdate">. Retrieved <span class="nowrap">May 15,</span> 2023</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=JEDEC+DDR5+SDRAM+Specification&rft.pub=JEDEC+committee+JC42.3&rft_id=https%3A%2F%2Fwww.jedec.org%2Fstandards-documents%2Fdocs%2Fjesd79-5&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-24"><span class="mw-cite-backlink"><b><a href="#cite_ref-24">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite class="citation web cs1"><a rel="nofollow" class="external text" href="https://www.computerbase.de/2022-03/intel-h610-ddr4-ddr5-speicher/">"DDR4 und DDR5: H610-Mainboard kombiniert beide Speicher-Generationen"</a>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=unknown&rft.btitle=DDR4+und+DDR5%3A+H610-Mainboard+kombiniert+beide+Speicher-Generationen&rft_id=https%3A%2F%2Fwww.computerbase.de%2F2022-03%2Fintel-h610-ddr4-ddr5-speicher%2F&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-25"><span class="mw-cite-backlink"><b><a href="#cite_ref-25">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFCopeman2023" class="citation web cs1">Copeman, Anyron (June 15, 2023). <a rel="nofollow" class="external text" href="https://www.techadvisor.com/article/743561/amd-ryzen-7000-series-everything-we-know-so-far.html">"Everything you need to know about the AMD Ryzen 7000 Series"</a>. <i>Tech Advisor</i>. <a rel="nofollow" class="external text" href="https://web.archive.org/web/20230617083049/https://www.techadvisor.com/article/743561/amd-ryzen-7000-series-everything-we-know-so-far.html">Archived</a> from the original on June 17, 2023<span class="reference-accessdate">. Retrieved <span class="nowrap">June 28,</span> 2023</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=Tech+Advisor&rft.atitle=Everything+you+need+to+know+about+the+AMD+Ryzen+7000+Series&rft.date=2023-06-15&rft.aulast=Copeman&rft.aufirst=Anyron&rft_id=https%3A%2F%2Fwww.techadvisor.com%2Farticle%2F743561%2Famd-ryzen-7000-series-everything-we-know-so-far.html&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-26"><span class="mw-cite-backlink"><b><a href="#cite_ref-26">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFGoetting2022" class="citation web cs1">Goetting, Chris (November 10, 2022). <a rel="nofollow" class="external text" href="https://hothardware.com/reviews/amd-genoa-data-center-cpu-launch">"AMD 4th Gen EPYC 9004 Series Launched: Genoa Tested In A Data Center Benchmark Gauntlet"</a>. <i>HotHardware</i><span class="reference-accessdate">. Retrieved <span class="nowrap">June 28,</span> 2023</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=HotHardware&rft.atitle=AMD+4th+Gen+EPYC+9004+Series+Launched%3A+Genoa+Tested+In+A+Data+Center+Benchmark+Gauntlet&rft.date=2022-11-10&rft.aulast=Goetting&rft.aufirst=Chris&rft_id=https%3A%2F%2Fhothardware.com%2Freviews%2Famd-genoa-data-center-cpu-launch&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> <li id="cite_note-27"><span class="mw-cite-backlink"><b><a href="#cite_ref-27">^</a></b></span> <span class="reference-text"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1238218222"><cite id="CITEREFGoetting2023" class="citation web cs1">Goetting, Chris (June 13, 2023). <a rel="nofollow" class="external text" href="https://hothardware.com/news/amd-epyc-bergamo-genoa-x-instinct-mi300x">"AMD Unleashes EPYC Bergamo And Genoa-X Data Center CPUs, AI-Ready Instinct MI300X GPUs"</a>. <i>HotHardware</i><span class="reference-accessdate">. Retrieved <span class="nowrap">June 28,</span> 2023</span>.</cite><span title="ctx_ver=Z39.88-2004&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=unknown&rft.jtitle=HotHardware&rft.atitle=AMD+Unleashes+EPYC+Bergamo+And+Genoa-X+Data+Center+CPUs%2C+AI-Ready+Instinct+MI300X+GPUs&rft.date=2023-06-13&rft.aulast=Goetting&rft.aufirst=Chris&rft_id=https%3A%2F%2Fhothardware.com%2Fnews%2Famd-epyc-bergamo-genoa-x-instinct-mi300x&rfr_id=info%3Asid%2Fen.wikipedia.org%3ADDR5+SDRAM" class="Z3988"></span></span> </li> </ol></div></div> <div class="mw-heading mw-heading2"><h2 id="External_links">External links</h2><span class="mw-editsection"><span class="mw-editsection-bracket">[</span><a href="/w/index.php?title=DDR5_SDRAM&action=edit&section=10" title="Edit section: External links"><span>edit</span></a><span class="mw-editsection-bracket">]</span></span></div> <ul><li><a rel="nofollow" class="external text" href="https://www.jedec.org/category/technology-focus-area/main-memory-ddr3-ddr4-sdram">Main Memory: DDR4 & DDR5 SDRAM</a> / JEDEC</li></ul> <div class="navbox-styles"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1129693374"><style data-mw-deduplicate="TemplateStyles:r1236075235">.mw-parser-output .navbox{box-sizing:border-box;border:1px solid #a2a9b1;width:100%;clear:both;font-size:88%;text-align:center;padding:1px;margin:1em auto 0}.mw-parser-output .navbox .navbox{margin-top:0}.mw-parser-output .navbox+.navbox,.mw-parser-output .navbox+.navbox-styles+.navbox{margin-top:-1px}.mw-parser-output .navbox-inner,.mw-parser-output .navbox-subgroup{width:100%}.mw-parser-output .navbox-group,.mw-parser-output .navbox-title,.mw-parser-output .navbox-abovebelow{padding:0.25em 1em;line-height:1.5em;text-align:center}.mw-parser-output .navbox-group{white-space:nowrap;text-align:right}.mw-parser-output .navbox,.mw-parser-output .navbox-subgroup{background-color:#fdfdfd}.mw-parser-output .navbox-list{line-height:1.5em;border-color:#fdfdfd}.mw-parser-output .navbox-list-with-group{text-align:left;border-left-width:2px;border-left-style:solid}.mw-parser-output tr+tr>.navbox-abovebelow,.mw-parser-output tr+tr>.navbox-group,.mw-parser-output tr+tr>.navbox-image,.mw-parser-output tr+tr>.navbox-list{border-top:2px solid #fdfdfd}.mw-parser-output .navbox-title{background-color:#ccf}.mw-parser-output .navbox-abovebelow,.mw-parser-output .navbox-group,.mw-parser-output .navbox-subgroup .navbox-title{background-color:#ddf}.mw-parser-output .navbox-subgroup .navbox-group,.mw-parser-output .navbox-subgroup .navbox-abovebelow{background-color:#e6e6ff}.mw-parser-output .navbox-even{background-color:#f7f7f7}.mw-parser-output .navbox-odd{background-color:transparent}.mw-parser-output .navbox .hlist td dl,.mw-parser-output .navbox .hlist td ol,.mw-parser-output .navbox .hlist td ul,.mw-parser-output .navbox td.hlist dl,.mw-parser-output .navbox td.hlist ol,.mw-parser-output .navbox td.hlist ul{padding:0.125em 0}.mw-parser-output .navbox .navbar{display:block;font-size:100%}.mw-parser-output .navbox-title .navbar{float:left;text-align:left;margin-right:0.5em}body.skin--responsive .mw-parser-output .navbox-image img{max-width:none!important}@media print{body.ns-0 .mw-parser-output .navbox{display:none!important}}</style></div><div role="navigation" class="navbox" aria-labelledby="Dynamic_random-access_memory_(DRAM)" style="padding:3px"><table class="nowraplinks mw-collapsible autocollapse navbox-inner" style="border-spacing:0;background:transparent;color:inherit"><tbody><tr><th scope="col" class="navbox-title" colspan="2"><link rel="mw-deduplicated-inline-style" href="mw-data:TemplateStyles:r1129693374"><style data-mw-deduplicate="TemplateStyles:r1239400231">.mw-parser-output .navbar{display:inline;font-size:88%;font-weight:normal}.mw-parser-output .navbar-collapse{float:left;text-align:left}.mw-parser-output .navbar-boxtext{word-spacing:0}.mw-parser-output .navbar ul{display:inline-block;white-space:nowrap;line-height:inherit}.mw-parser-output .navbar-brackets::before{margin-right:-0.125em;content:"[ "}.mw-parser-output .navbar-brackets::after{margin-left:-0.125em;content:" ]"}.mw-parser-output .navbar li{word-spacing:-0.125em}.mw-parser-output .navbar a>span,.mw-parser-output .navbar a>abbr{text-decoration:inherit}.mw-parser-output .navbar-mini abbr{font-variant:small-caps;border-bottom:none;text-decoration:none;cursor:inherit}.mw-parser-output .navbar-ct-full{font-size:114%;margin:0 7em}.mw-parser-output .navbar-ct-mini{font-size:114%;margin:0 4em}html.skin-theme-clientpref-night .mw-parser-output .navbar li a abbr{color:var(--color-base)!important}@media(prefers-color-scheme:dark){html.skin-theme-clientpref-os .mw-parser-output .navbar li a abbr{color:var(--color-base)!important}}@media print{.mw-parser-output .navbar{display:none!important}}</style><div class="navbar plainlinks hlist navbar-mini"><ul><li class="nv-view"><a href="/wiki/Template:DRAM" title="Template:DRAM"><abbr title="View this template">v</abbr></a></li><li class="nv-talk"><a href="/wiki/Template_talk:DRAM" title="Template talk:DRAM"><abbr title="Discuss this template">t</abbr></a></li><li class="nv-edit"><a href="/wiki/Special:EditPage/Template:DRAM" title="Special:EditPage/Template:DRAM"><abbr title="Edit this template">e</abbr></a></li></ul></div><div id="Dynamic_random-access_memory_(DRAM)" style="font-size:114%;margin:0 4em"><a href="/wiki/Dynamic_random-access_memory" title="Dynamic random-access memory">Dynamic random-access memory</a> (DRAM)</div></th></tr><tr><th scope="row" class="navbox-group" style="width:1%">Asynchronous</th><td class="navbox-list-with-group navbox-list navbox-odd hlist" style="width:100%;padding:0"><div style="padding:0 0.25em"> <ul><li><a href="/wiki/FPM_DRAM" class="mw-redirect" title="FPM DRAM">FPM DRAM</a></li> <li><a href="/wiki/EDO_DRAM" class="mw-redirect" title="EDO DRAM">EDO DRAM</a></li></ul> </div></td></tr><tr><th scope="row" class="navbox-group" style="width:1%"><a href="/wiki/Synchronous_dynamic_random-access_memory" title="Synchronous dynamic random-access memory">Synchronous</a></th><td class="navbox-list-with-group navbox-list navbox-even hlist" style="width:100%;padding:0"><div style="padding:0 0.25em"> <ul><li><a href="/wiki/Synchronous_dynamic_random-access_memory" title="Synchronous dynamic random-access memory">SDRAM</a></li> <li><a href="/wiki/DDR_SDRAM" title="DDR SDRAM">DDR SDRAM</a> <ul><li><a href="/wiki/DDR2_SDRAM" title="DDR2 SDRAM">DDR2</a></li> <li><a href="/wiki/DDR3_SDRAM" title="DDR3 SDRAM">DDR3</a></li> <li><a href="/wiki/DDR4_SDRAM" title="DDR4 SDRAM">DDR4</a></li> <li><a class="mw-selflink selflink">DDR5</a></li></ul></li> <li><a href="/wiki/LPDDR" title="LPDDR">LPDDR</a> (Mobile DDR)</li> <li><a href="/wiki/Fast_Cycle_DRAM" title="Fast Cycle DRAM">Fast Cycle DRAM</a> (FCRAM)</li> <li><a href="/wiki/EDRAM" title="EDRAM">eDRAM</a></li> <li><a href="/wiki/RLDRAM" title="RLDRAM">RLDRAM</a></li> <li><a href="/wiki/High_Bandwidth_Memory" title="High Bandwidth Memory">HBM</a> <ul><li><a href="/wiki/HBM2" class="mw-redirect" title="HBM2">HBM2</a></li> <li><a href="/wiki/HBM2E" class="mw-redirect" title="HBM2E">HBM2E</a></li> <li><a href="/wiki/HBM3" class="mw-redirect" title="HBM3">HBM3</a></li> <li><a href="/wiki/HBM-PIM" class="mw-redirect" title="HBM-PIM">HBM-PIM</a></li> <li><a href="/wiki/HBM3E" class="mw-redirect" title="HBM3E">HBM3E</a></li></ul></li> <li><a href="/wiki/Hybrid_Memory_Cube" title="Hybrid Memory Cube">Hybrid Memory Cube</a></li></ul> </div></td></tr><tr><th scope="row" class="navbox-group" style="width:1%">Graphics</th><td class="navbox-list-with-group navbox-list navbox-odd hlist" style="width:100%;padding:0"><div style="padding:0 0.25em"> <ul><li><a href="/wiki/Video_RAM_(dual-ported_DRAM)" class="mw-redirect" title="Video RAM (dual-ported DRAM)">VRAM</a></li> <li><a href="/wiki/WRAM_(memory)" class="mw-redirect" title="WRAM (memory)">WRAM</a></li> <li><a href="/wiki/MDRAM" class="mw-redirect" title="MDRAM">MDRAM</a></li> <li><a href="/wiki/SGRAM" class="mw-redirect" title="SGRAM">SGRAM</a> <ul><li><a href="/wiki/GDDR_SDRAM" title="GDDR SDRAM">GDDR</a></li> <li><a href="/wiki/GDDR2_SDRAM" class="mw-redirect" title="GDDR2 SDRAM">GDDR2</a></li> <li><a href="/wiki/GDDR3_SDRAM" title="GDDR3 SDRAM">GDDR3</a></li> <li><a href="/wiki/GDDR4_SDRAM" title="GDDR4 SDRAM">GDDR4</a></li> <li><a href="/wiki/GDDR5_SDRAM" title="GDDR5 SDRAM">GDDR5</a></li> <li><a href="/wiki/GDDR6_SDRAM" title="GDDR6 SDRAM">GDDR6</a></li> <li><a href="/wiki/GDDR7_SDRAM" title="GDDR7 SDRAM">GDDR7</a></li></ul></li></ul> </div></td></tr><tr><th scope="row" class="navbox-group" style="width:1%"><a href="/wiki/Rambus" title="Rambus">Rambus</a></th><td class="navbox-list-with-group navbox-list navbox-even hlist" style="width:100%;padding:0"><div style="padding:0 0.25em"> <ul><li><a href="/wiki/RDRAM" title="RDRAM">RDRAM</a></li> <li><a href="/wiki/XDR_DRAM" title="XDR DRAM">XDR DRAM</a></li> <li><a href="/wiki/XDR2_DRAM" title="XDR2 DRAM">XDR2 DRAM</a></li></ul> </div></td></tr><tr><th scope="row" class="navbox-group" style="width:1%"><a href="/wiki/Memory_module" title="Memory module">Memory modules</a></th><td class="navbox-list-with-group navbox-list navbox-odd hlist" style="width:100%;padding:0"><div style="padding:0 0.25em"> <ul><li><a href="/wiki/SIMM" title="SIMM">SIMM</a></li> <li><a href="/wiki/DIMM" title="DIMM">DIMM</a></li> <li><a href="/wiki/UniDIMM" title="UniDIMM">UniDIMM</a></li> <li><a href="/wiki/CAMM_(memory_module)" title="CAMM (memory module)">CAMM</a></li></ul> </div></td></tr><tr><th scope="row" class="navbox-group" style="width:1%">Lists</th><td class="navbox-list-with-group navbox-list navbox-even hlist" style="width:100%;padding:0"><div style="padding:0 0.25em"> <ul><li><a href="/wiki/Random-access_memory#DRAM" title="Random-access memory">DRAM timeline</a></li> <li><a href="/wiki/Synchronous_dynamic_random-access_memory#Timeline" title="Synchronous dynamic random-access memory">SDRAM timeline</a></li> <li><a href="/wiki/List_of_interface_bit_rates#Dynamic_random-access_memory" title="List of interface bit rates">Bandwidth</a></li> <li><a href="/wiki/Transistor_count#Memory" title="Transistor count">Transistor count</a></li></ul> </div></td></tr></tbody></table></div> <!-- NewPP limit report Parsed by mw‐web.codfw.main‐f69cdc8f6‐rmdbt Cached time: 20241122150552 Cache expiry: 2592000 Reduced expiry: false Complications: [vary‐revision‐sha1, show‐toc] CPU time usage: 0.639 seconds Real time usage: 0.775 seconds Preprocessor visited node count: 4611/1000000 Post‐expand include size: 95439/2097152 bytes Template argument size: 6355/2097152 bytes Highest expansion depth: 19/100 Expensive parser function count: 4/500 Unstrip recursion depth: 1/20 Unstrip post‐expand size: 106155/5000000 bytes Lua time usage: 0.333/10.000 seconds Lua memory usage: 6666612/52428800 bytes Number of Wikibase entities loaded: 0/400 --> <!-- Transclusion expansion time report (%,ms,calls,template) 100.00% 681.347 1 -total 45.17% 307.765 2 Template:Reflist 26.85% 182.910 20 Template:Cite_web 12.43% 84.692 1 Template:Infobox_memory 11.75% 80.054 1 Template:Infobox 10.91% 74.345 1 Template:Short_description 9.18% 62.567 1 Template:DRAM 8.77% 59.730 1 Template:Navbox 7.70% 52.473 2 Template:Flatlist 6.72% 45.770 2 Template:Pagetype --> <!-- Saved in parser cache with key enwiki:pcache:idhash:43491772-0!canonical and timestamp 20241122150552 and revision id 1256348112. Rendering was triggered because: page-view --> </div><!--esi <esi:include src="/esitest-fa8a495983347898/content" /> --><noscript><img src="https://login.wikimedia.org/wiki/Special:CentralAutoLogin/start?type=1x1" alt="" width="1" height="1" style="border: none; position: absolute;"></noscript> <div class="printfooter" data-nosnippet="">Retrieved from "<a dir="ltr" href="https://en.wikipedia.org/w/index.php?title=DDR5_SDRAM&oldid=1256348112">https://en.wikipedia.org/w/index.php?title=DDR5_SDRAM&oldid=1256348112</a>"</div></div> <div id="catlinks" class="catlinks" data-mw="interface"><div id="mw-normal-catlinks" class="mw-normal-catlinks"><a href="/wiki/Help:Category" title="Help:Category">Category</a>: <ul><li><a href="/wiki/Category:SDRAM" title="Category:SDRAM">SDRAM</a></li></ul></div><div id="mw-hidden-catlinks" class="mw-hidden-catlinks mw-hidden-cats-hidden">Hidden categories: <ul><li><a href="/wiki/Category:All_articles_with_dead_external_links" title="Category:All articles with dead external links">All articles with dead external links</a></li><li><a href="/wiki/Category:Articles_with_dead_external_links_from_May_2024" title="Category:Articles with dead external links from May 2024">Articles with dead external links from May 2024</a></li><li><a href="/wiki/Category:Articles_with_short_description" title="Category:Articles with short description">Articles with short description</a></li><li><a href="/wiki/Category:Short_description_is_different_from_Wikidata" title="Category:Short description is different from Wikidata">Short description is different from Wikidata</a></li><li><a href="/wiki/Category:Use_mdy_dates_from_December_2022" title="Category:Use mdy dates from December 2022">Use mdy dates from December 2022</a></li></ul></div></div> </div> </main> </div> <div class="mw-footer-container"> <footer id="footer" class="mw-footer" > <ul id="footer-info"> <li id="footer-info-lastmod"> This page was last edited on 9 November 2024, at 14:00<span class="anonymous-show"> (UTC)</span>.</li> <li id="footer-info-copyright">Text is available under the <a href="/wiki/Wikipedia:Text_of_the_Creative_Commons_Attribution-ShareAlike_4.0_International_License" title="Wikipedia:Text of the Creative Commons Attribution-ShareAlike 4.0 International License">Creative Commons Attribution-ShareAlike 4.0 License</a>; additional terms may apply. By using this site, you agree to the <a href="https://foundation.wikimedia.org/wiki/Special:MyLanguage/Policy:Terms_of_Use" class="extiw" title="foundation:Special:MyLanguage/Policy:Terms of Use">Terms of Use</a> and <a href="https://foundation.wikimedia.org/wiki/Special:MyLanguage/Policy:Privacy_policy" class="extiw" title="foundation:Special:MyLanguage/Policy:Privacy policy">Privacy Policy</a>. Wikipedia® is a registered trademark of the <a rel="nofollow" class="external text" href="https://wikimediafoundation.org/">Wikimedia Foundation, Inc.</a>, a non-profit organization.</li> </ul> <ul id="footer-places"> <li id="footer-places-privacy"><a href="https://foundation.wikimedia.org/wiki/Special:MyLanguage/Policy:Privacy_policy">Privacy policy</a></li> <li id="footer-places-about"><a href="/wiki/Wikipedia:About">About Wikipedia</a></li> <li id="footer-places-disclaimers"><a href="/wiki/Wikipedia:General_disclaimer">Disclaimers</a></li> <li id="footer-places-contact"><a href="//en.wikipedia.org/wiki/Wikipedia:Contact_us">Contact Wikipedia</a></li> <li id="footer-places-wm-codeofconduct"><a href="https://foundation.wikimedia.org/wiki/Special:MyLanguage/Policy:Universal_Code_of_Conduct">Code of Conduct</a></li> <li id="footer-places-developers"><a href="https://developer.wikimedia.org">Developers</a></li> <li id="footer-places-statslink"><a href="https://stats.wikimedia.org/#/en.wikipedia.org">Statistics</a></li> <li id="footer-places-cookiestatement"><a href="https://foundation.wikimedia.org/wiki/Special:MyLanguage/Policy:Cookie_statement">Cookie statement</a></li> <li id="footer-places-mobileview"><a href="//en.m.wikipedia.org/w/index.php?title=DDR5_SDRAM&mobileaction=toggle_view_mobile" class="noprint stopMobileRedirectToggle">Mobile view</a></li> </ul> <ul id="footer-icons" class="noprint"> <li id="footer-copyrightico"><a href="https://wikimediafoundation.org/" class="cdx-button cdx-button--fake-button cdx-button--size-large cdx-button--fake-button--enabled"><img src="/static/images/footer/wikimedia-button.svg" width="84" height="29" alt="Wikimedia Foundation" loading="lazy"></a></li> <li id="footer-poweredbyico"><a href="https://www.mediawiki.org/" class="cdx-button cdx-button--fake-button cdx-button--size-large cdx-button--fake-button--enabled"><img src="/w/resources/assets/poweredby_mediawiki.svg" alt="Powered by MediaWiki" width="88" height="31" loading="lazy"></a></li> </ul> </footer> </div> </div> </div> <div class="vector-settings" id="p-dock-bottom"> <ul></ul> </div><script>(RLQ=window.RLQ||[]).push(function(){mw.config.set({"wgHostname":"mw-web.codfw.main-f69cdc8f6-qmr87","wgBackendResponseTime":185,"wgPageParseReport":{"limitreport":{"cputime":"0.639","walltime":"0.775","ppvisitednodes":{"value":4611,"limit":1000000},"postexpandincludesize":{"value":95439,"limit":2097152},"templateargumentsize":{"value":6355,"limit":2097152},"expansiondepth":{"value":19,"limit":100},"expensivefunctioncount":{"value":4,"limit":500},"unstrip-depth":{"value":1,"limit":20},"unstrip-size":{"value":106155,"limit":5000000},"entityaccesscount":{"value":0,"limit":400},"timingprofile":["100.00% 681.347 1 -total"," 45.17% 307.765 2 Template:Reflist"," 26.85% 182.910 20 Template:Cite_web"," 12.43% 84.692 1 Template:Infobox_memory"," 11.75% 80.054 1 Template:Infobox"," 10.91% 74.345 1 Template:Short_description"," 9.18% 62.567 1 Template:DRAM"," 8.77% 59.730 1 Template:Navbox"," 7.70% 52.473 2 Template:Flatlist"," 6.72% 45.770 2 Template:Pagetype"]},"scribunto":{"limitreport-timeusage":{"value":"0.333","limit":"10.000"},"limitreport-memusage":{"value":6666612,"limit":52428800}},"cachereport":{"origin":"mw-web.codfw.main-f69cdc8f6-rmdbt","timestamp":"20241122150552","ttl":2592000,"transientcontent":false}}});});</script> <script type="application/ld+json">{"@context":"https:\/\/schema.org","@type":"Article","name":"DDR5 SDRAM","url":"https:\/\/en.wikipedia.org\/wiki\/DDR5_SDRAM","sameAs":"http:\/\/www.wikidata.org\/entity\/Q28444653","mainEntity":"http:\/\/www.wikidata.org\/entity\/Q28444653","author":{"@type":"Organization","name":"Contributors to Wikimedia projects"},"publisher":{"@type":"Organization","name":"Wikimedia Foundation, Inc.","logo":{"@type":"ImageObject","url":"https:\/\/www.wikimedia.org\/static\/images\/wmf-hor-googpub.png"}},"datePublished":"2014-08-06T21:33:22Z","dateModified":"2024-11-09T14:00:13Z","image":"https:\/\/upload.wikimedia.org\/wikipedia\/commons\/6\/63\/DDR5_SDRAM_IMGP6304_smial_wp.jpg","headline":"fifth generation of double-data-rate synchronous dynamic random-access memory"}</script> </body> </html>